Nos. 14-1076, -1317

# United States Court of Appeals for the Federal Circuit

HTC CORPORATION and HTC AMERICA, INC.,

Plaintiffs-Cross-Appellants,

v.

TECHNOLOGY PROPERTIES LIMITED, PATRIOT SCIENTIFIC CORPORATION, and ALLIACENSE LIMITED,

Defendants-Appellants.

Appeals from the United States District Court for the Northern District of California in Case No. 5:08-cv-00882-PSG, United States Magistrate Judge Paul S. Grewal

#### PRINCIPAL AND RESPONSE BRIEF OF PLAINTIFFS-CROSS-APPELLANTS HTC CORPORATION AND HTC AMERICA, INC.

Heidi L. Keefe Mark R. Weinstein Kyle D. Chen COOLEY LLP 3175 Hanover Street Palo Alto, California 94306-2155 Telephone: (650) 843-5000 Facsimile: (650) 857-0663 Stephen R. Smith COOLEY LLP One Freedom Square Reston Town Center 11951 Freedom Drive Reston, VA 20190-5656 Telephone: (703) 456-8000 Facsimile: (703) 456-8100

Attorneys for Plaintiffs-Cross-Appellants HTC CORPORATION and HTC AMERICA, INC.

June 27, 2014

Case: 14-1076 Document: 33 Page: 2 Filed: 06/27/2014

#### UNITED STATES COURT OF APPEALS FOR THE FEDERAL CIRCUIT

#### HTC CORPORATION and HTC AMERICA, INC. v. TECHNOLOGY PROPERTIES LIMITED, PATRIOT SCIENTIFIC CORPORATION, and ALLIACENSE LIMITED Nos. 14-1076, -1317

#### **CERTIFICATE OF INTEREST**

Counsel for the Plaintiffs-Cross-Appellants HTC Corporation and HTC America, Inc. certifies the following (use "None" if applicable; use extra sheets if necessary):

1. The full name of every party or amicus represented by me is:

HTC Corporation and HTC America, Inc.

2. The name of the real party in interest (if the party name in the caption is not the real party in interest) represented by me is:

None.

3. All parent corporations and any publicly held companies that own 10 percent or more of the stock of the party or amicus curiae represented by me are:

HTC America, Inc. is a wholly owned subsidiary of HTC Corporation.

i

#### Case: 14-1076 Document: 33 Page: 3 Filed: 06/27/2014

4: The names of all law firms and the partners or associates that appeared for the party or amicus now represented by me in the trial court or agency or are expected to appear in this court are:

Cooley LLP (formerly known as Cooley Godward Kronish LLP), Heidi L. Keefe, Mark R. Weinstein, Stephen R. Smith, Kyle D. Chen, Lam K. Nguyen, Neil N. Desai, Matthew J. Leary, Mark F. Lambert (all of Cooley LLP);

Ronald S. Lemieux, Jason C. Fan, Dena Chen, Lia C. Smith (all former counsel at Cooley LLP);

White & Case LLP, William S. Coats, III, Samuel C. O'Rourke, Taryn Lam, Jennifer Yokoyama, Wendi R. Schepler (all former counsel at White & Case LLP).

Dated: June 27, 2014

/s/ Heidi L. Keefe Heidi L. Keefe

## TABLE OF CONTENTS

## Page

| CERTIFI | CATE                 | OF IN                                                                                                                                                                               | TERE                      | ST                                                                                                                                                     | i  |
|---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|         |                      |                                                                                                                                                                                     |                           |                                                                                                                                                        |    |
|         |                      |                                                                                                                                                                                     |                           |                                                                                                                                                        |    |
|         | TABLE OF AUTHORITIES |                                                                                                                                                                                     |                           |                                                                                                                                                        |    |
|         |                      | -                                                                                                                                                                                   |                           |                                                                                                                                                        |    |
|         |                      |                                                                                                                                                                                     |                           | MENT                                                                                                                                                   |    |
| STATEM  |                      |                                                                                                                                                                                     |                           | JES                                                                                                                                                    | .4 |
| I.      |                      |                                                                                                                                                                                     |                           | NING HTC'S CROSS-APPEAL ON THE                                                                                                                         | .4 |
| II.     |                      |                                                                                                                                                                                     |                           | NING TPL'S APPEAL ON THE '890                                                                                                                          | .4 |
| STATEM  | ENT (                | OF TH                                                                                                                                                                               | E CAS                     | SE                                                                                                                                                     | .6 |
| STATEM  | ENT (                | OF TH                                                                                                                                                                               | E FAC                     | CTS                                                                                                                                                    | 10 |
| I.      | FACT                 | TS CON                                                                                                                                                                              | NCERI                     | NING HTC'S CROSS-APPEAL                                                                                                                                | 10 |
|         | A.                   | The '3                                                                                                                                                                              | 336 Pat                   | tent                                                                                                                                                   | 10 |
|         |                      |                                                                                                                                                                                     |                           | round                                                                                                                                                  |    |
|         |                      | 2.                                                                                                                                                                                  | The '3<br>Famili<br>Respo | 336 Patent Purports To Clock the CPU with "a<br>iar Ring Oscillator," Whose Speed Varies in<br>nse to Parameters Associated with the<br>processor Chip |    |
|         |                      | 3.                                                                                                                                                                                  | Claim<br>Input            | rosecution History Makes Clear that the<br>ed "Entire Oscillator" Does Not Rely on an<br>Control from an External Clock To Determine<br>equency        | 14 |
|         |                      |                                                                                                                                                                                     | a.                        | Sheets                                                                                                                                                 | 14 |
|         |                      |                                                                                                                                                                                     | b.                        | Magar                                                                                                                                                  | 16 |
|         | B.                   | Claim                                                                                                                                                                               |                           | ruction Proceedings Before Trial                                                                                                                       |    |
|         | C.                   | The Trial Evidence Showed that All HTC Products Contain<br>an Oscillator that Relies on an Input Control Signal from an<br>External Clock To Determine the Oscillator's Frequency22 |                           |                                                                                                                                                        |    |

## TABLE OF CONTENTS

## (continued)

|       | D.    | Closing Arguments and Jury Deliberations Turned on<br>Questions of Claim Construction – Not How the Products<br>Operate                                                          | 25 |  |
|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|
|       | E.    | Post-Verdict Proceedings                                                                                                                                                         | 27 |  |
| II.   | FAC   | TS CONCERNING TPL'S APPEAL                                                                                                                                                       | 28 |  |
|       | A.    | TPL Had Ample Notice of HTC's Intention To Defend<br>Based on Intervening Rights Due to Reexamination of the<br>'890 Patent                                                      | 28 |  |
|       | B.    | The Examiner Relied on a New Claim Limitation Added<br>During Reexamination in Allowing New Claim 11, While<br>Finding Claim 1 Without the Additional Limitation<br>Unpatentable | 29 |  |
|       | C.    | The District Court Granted HTC's Motion for Summary<br>Judgment Based on Intervening Rights                                                                                      | 30 |  |
|       | D.    | The District Court Twice Rejected TPL's Proposed<br>Construction for "Separate Direct Memory Access Central<br>Processing Unit."                                                 | 30 |  |
| SUMMA | ARY O | F ARGUMENT                                                                                                                                                                       |    |  |
| I.    | SUM   | MARY OF ARGUMENT FOR HTC'S CROSS-APPEAL                                                                                                                                          | 31 |  |
| II.   |       | MMARY OF ARGUMENT FOR TPL'S APPEAL ON THE                                                                                                                                        |    |  |
| ARGUM | IENT. |                                                                                                                                                                                  | 36 |  |
| I.    | ARG   | UMENT FOR HTC'S CROSS-APPEAL                                                                                                                                                     | 36 |  |
|       | A.    | Standard of Review                                                                                                                                                               | 36 |  |
|       | B.    | The District Court Erred in Declining To Construe "Entire<br>Oscillator" To Reflect the Disclaimers the '336 Patent<br>Applicants Made During Prosecution                        | 37 |  |
|       |       | 1. The Purpose of the Claimed "Entire Oscillator" Was<br>To Clock a CPU that Operates at the Fastest Safe<br>Frequency                                                           | 39 |  |

## TABLE OF CONTENTS

## (continued)

| Page |
|------|
|------|

|         |                                                                                                                   | 2. The District Court's Construction Erroneously Failed<br>to Include Applicants' Disclaimer of an Oscillator<br>that Relies on an External (Off-Chip) Clock Signal<br>To Determine the Oscillator's Frequency | 40  |
|---------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|         | C.                                                                                                                | No Reasonable Jury Could Find Literal Infringement of<br>Any Accused HTC Product Under the Correct Construction<br>of "Entire Oscillator."                                                                     | 43  |
|         | D.                                                                                                                | No Reasonable Jury Could Find Infringement of HTC's<br>Accused Products Even Under the District Court's<br>Incomplete Construction                                                                             | 45  |
| II.     | ARGU                                                                                                              | UMENT FOR TPL'S APPEAL ON THE '890 PATENT                                                                                                                                                                      | 47  |
|         | A.                                                                                                                | Standard of Review                                                                                                                                                                                             | 47  |
|         | B.                                                                                                                | The District Court Did Not Abuse Its Discretion or Commit<br>Clear Error in Finding that HTC Could Raise Absolute<br>Intervening Rights on Summary Judgment                                                    | 48  |
|         | C.                                                                                                                | The District Court Correctly Found that TPL Substantively<br>Changed the Scope of the '890 Patent During<br>Reexamination                                                                                      | 51  |
|         | D. The District Court Correctly Construed "Direct Me<br>Access Central Processing Unit" (DMA CPU) in th<br>patent |                                                                                                                                                                                                                | .59 |
|         |                                                                                                                   | <ol> <li>The District Court's Construction Properly Excludes<br/>the "DMA Controller" of the Prior Art</li> </ol>                                                                                              |     |
|         |                                                                                                                   | 2. The District Court Properly Rejected TPL's Argument Based on the Restriction Requirement                                                                                                                    | 64  |
|         |                                                                                                                   | 3. The '890 Reexamination Provides No Basis for<br>Ignoring the "CPU" in the Term "Separate DMA<br>CPU."                                                                                                       | 66  |
| CONCLU  | JSION                                                                                                             | AND STATEMENT OF RELIEF SOUGHT                                                                                                                                                                                 |     |
| ADDENI  |                                                                                                                   |                                                                                                                                                                                                                |     |
| CERTIFI | CATE                                                                                                              | OF SERVICE                                                                                                                                                                                                     |     |
| CERTIFI | CATE                                                                                                              | OF COMPLIANCE                                                                                                                                                                                                  |     |

## **TABLE OF AUTHORITIES**

## Page(s)

## CASES

| 800 Adept, Inc. v. Murex Sec., Ltd.,<br>539 F.3d 1354 (Fed. Cir. 2008)                                                      | 36    |
|-----------------------------------------------------------------------------------------------------------------------------|-------|
| Amersham Pharmacia Biotech, Inc. v. Perkin-Elmer Corp.,<br>No. C 97-CV-4203 CRB, 2000 WL 34204509 (N.D. Cal. Feb. 28, 2000) | 64    |
| Bell & Howell Document Mgmt. Prods. Co. v. Altek Sys.,<br>132 F.3d 701 (Fed. Cir. 1997)                                     | 56    |
| Bloom Eng'g Co. v. N. Am. Mfg. Co.,<br>129 F.3d 1247 (Fed. Cir. 1997)                                                       | 52    |
| <i>Brain Life, LLC v. Elekta Inc.</i> ,<br>746 F.3d 1045 (Fed. Cir. 2014)                                                   | 48    |
| C.F. ex rel. Farnan v. Capistrano Unified Sch. Dist.,<br>654 F.3d 975 (9th Cir. 2011)                                       | 47    |
| <i>Camarillo v. McCarthy</i> ,<br>998 F.2d 638 (9th Cir. 1993)                                                              | 48    |
| <i>Chimie v. PPG Indus., Inc.,</i><br>402 F.3d 1371 (Fed. Cir. 2005)                                                        | 38    |
| CollegeNet, Inc. v. ApplyYourself, Inc.,<br>418 F.3d 1225 (Fed. Cir. 2005)                                                  | 57    |
| <i>Elekta Instrument S.A. v. O.U.R. Sci. Int'l,</i><br>214 F.3d 1302 (Fed. Cir. 2000)                                       | 64    |
| <i>Finisar Corp. v. DirecTV Grp., Inc.,</i><br>523 F.3d 1323 (Fed. Cir. 2008)                                               | 7, 43 |
| <i>Fresenius USA, Inc. v. Baxter Int'l, Inc.,</i><br>582 F.3d 1288 (Fed. Cir. 2009)                                         | 50    |
| Honeywell Int'l, Inc. v. ITT Indus., Inc.,<br>452 F.3d 1312 (Fed. Cir. 2006)                                                | 64    |

## **TABLE OF AUTHORITIES**

(continued)

| Р | a | g | e( | <b>(S)</b> |
|---|---|---|----|------------|
|   |   |   |    |            |

| Integrated Tech. Corp. v. Rudolph Techs., Inc.,<br>734 F.3d 1352 (Fed. Cir. 2013)                     | 36   |
|-------------------------------------------------------------------------------------------------------|------|
| Laitram Corp. v. NEC Corp.,<br>163 F.3d 1342 (Fed. Cir. 1998)                                         | , 58 |
| Levy Gardens Partners 2007, L.P. v. Commonwealth Land Title Ins. Co.,<br>706 F.3d 622 (5th Cir. 2013) | 47   |
| Lighting Ballast Control LLC v. Philips Elecs. N. Am. Corp.,<br>744 F.3d 1272 (Fed. Cir. 2014)        | 36   |
| Michelman v. Lincoln Nat'l Life Ins. Co.,<br>685 F.3d 887 (9th Cir. 2012)                             | 48   |
| <i>O2 Micro Int'l. Ltd. v. Beyond Innovation Tech. Co.</i> ,<br>521 F.3d 1351, 1360 (Fed. Cir. 2008)  | 38   |
| <i>Panaro v. City of N. Las Vegas</i> ,<br>432 F.3d 949 (9th Cir. 2005)                               | 48   |
| <i>Phillips v. AWH Corp.</i> ,<br>415 F.3d 1303 (Fed. Cir. 2005)                                      | 38   |
| <i>Pickern v. Pier 1 Imports (U.S.), Inc.,</i><br>457 F.3d 963 (9th Cir. 2006)                        | 48   |
| <i>Rheox, Inc. v. Entact, Inc.</i> ,<br>276 F.3d 1319 (Fed. Cir. 2002)                                | 38   |
| <i>Rivera v. Anaya</i> ,<br>726 F.2d 564 (9th Cir. 1984)                                              | 48   |
| Sanders v. Dep't of Army,<br>981 F.2d 990 (8th Cir. 1992)                                             | 47   |
| <i>Seachange Int'l, Inc. v. C-COR Inc.,</i><br>413 F.3d 1361 (Fed. Cir. 2005)                         | 39   |
| <i>Shire Dev., LLC v. Watson Pharms., Inc.,</i><br>746 F.3d 1326 (Fed. Cir. 2014)                     | 39   |

## TABLE OF AUTHORITIES

## (continued)

| Springs Window Fashions LP v. Novo Indus., L.P.,<br>323 F.3d 989 (Fed. Cir. 2003)                |
|--------------------------------------------------------------------------------------------------|
| Stored Value Solutions, Inc. v. Card Activation Techs., Inc.,<br>499 F. App'x 5 (Fed. Cir. 2012) |
| <i>TIP Sys., LLC v. Phillips &amp; Brooks/Gladwin, Inc.,</i><br>529 F.3d 1364 (Fed. Cir. 2008)63 |
| <i>Ultra-Precision Mfg., Ltd. v. Ford Motor Co.,</i><br>411 F.3d 1369 (Fed. Cir. 2005)47         |
| Verizon Servs. Corp. v. Cox Fibernet Va., Inc.,<br>602 F.3d 1325 (Fed. Cir. 2010)                |
| Wong v. Regents of Univ. of Cal.,<br>410 F.3d 1052 (9th Cir. 2005)                               |
| STATUTES                                                                                         |
| 28 U.S.C. § 1295                                                                                 |
| 28 U.S.C. § 1331                                                                                 |
| 28 U.S.C. § 1338(a)                                                                              |
| 28 U.S.C. § 2201                                                                                 |
| 35 U.S.C. § 121                                                                                  |
| 35 U.S.C. § 307(b)                                                                               |
| RULES                                                                                            |

Federal Rules of Appellate Procedure

| Rule 4(a)(1)(A) | 3 |
|-----------------|---|
| Rule 4(a)(4)(A) | 3 |

Case: 14-1076 Document: 33 Page: 10 Filed: 06/27/2014

## **TABLE OF AUTHORITIES**

(continued)

Page(s)

#### Federal Rules of Civil Procedure

| 47 |
|----|
|    |
| 3  |
| 51 |
| 3  |
| 3  |
|    |
| 1  |
| 1  |
|    |

#### **STATEMENT OF RELATED CASES**

Pursuant to Federal Circuit Rule 47.5(a), Plaintiffs-Cross-Appellants HTC Corporation and HTC America, Inc. (collectively "HTC") are unaware of any other appeal to this or any other appellate court from the district court action that is the subject of the pending appeal and cross-appeal.

Pursuant to Federal Circuit Rule 47.5(b), HTC is aware of eight other cases pending in the United States District Court for the Northern District of California that may be directly affected by this Court's decisions in the pending appeal and cross-appeal:

- Technology Properties Ltd. et al. v. Barnes & Noble, Inc., Case
   No. 3:12-cv-03863-VC (N.D. Cal., filed July 24, 2012);
- Technology Properties Ltd. et al. v. ZTE Corp. et al., Case No. 5:12cv-03876-PSG (N.D. Cal., filed July 24, 2012);
- Technology Properties Ltd. et al. v. Novatel Wireless, Inc., Case No. 4:12-cv-03879-PJH (N.D. Cal., filed July 24, 2012);
- Technology Properties Ltd. et al. v. Nintendo Co., Ltd. et al., Case No. 3:12-cv-03881-JSW (N.D. Cal., filed July 24, 2012);
- Technology Properties Ltd. et al. v. Garmin, Ltd. et al., Case No. 5:12-cv-03870-EJD (N.D. Cal., filed July 24, 2012) (closed);

- Technology Properties Ltd. et al. v. Samsung Electronic Co. et al., Case No. 5:12-cv-03877-LHK (N.D. Cal., filed July 24, 2012);
- Technology Properties Ltd. et al. v. LG Electronics, Inc. et al., Case No. 5:12-cv-03880-PSG (N.D. Cal., filed July 24, 2012); and
- Technology Properties Ltd. et al. v. Huawei Technologies Co. et al., Case No. 4:12-cv-03865-PJH (N.D. Cal., filed July 24, 2012).

In each of these pending cases, two of the Defendants-Appellants, Technology Properties Ltd. and Patriot Scientific Corporation, are asserting U.S. Patent Nos. 5,809,336 (the "336 patent") and 5,530,890 (the "890 patent"), the same two patents that are the subject of the present appeal and cross-appeal. This Court's decisions in the present appeal and cross-appeal will be binding on Technology Properties Ltd. and Patriot Scientific Corporation and thus may directly influence the claim construction proceedings in these other pending actions and have a dispositive impact on them.

#### JURISDICTIONAL STATEMENT

The district court had subject matter jurisdiction over this patent infringement case pursuant to 28 U.S.C. §§ 1331, 1338(a), and 2201. On October 3, 2013, the district court entered a judgment following a verdict in which a jury found that HTC literally infringed the patent-in-suit (the "Original Judgment"). (A0218 at Dkt. Nos. 654-55, A0125-29.)

On October 31, 2013, HTC timely filed a renewed motion for judgment as a matter of law ("JMOL") under Federal Rule of Civil Procedure 50(b) (A0219 at Dkt. No. 671, A9009-18, the "Renewed JMOL") and a motion to correct/amend judgment under Federal Rule of Civil Procedure 60(a)/59(e) (A0219 at Dkt. No. 674, the "Motion To Amend Judgment") (collectively, the "Post-Judgment Motions"). Under Federal Rules of Appellate Procedure 4(a)(1)(A) and 4(a)(4)(A), the filing of the Post-Judgment Motions tolled the deadline to file a notice of appeal.

On January 21, 2014, the district court issued an order denying the Renewed JMOL (A0222 at Dkt. No. 707, A0130-44), an order granting-in-part the Motion To Amend Judgment (A0223 at Dkt. No. 708, A0145-47), and an order modifying the Original Judgment (A0223 at Dkt. No. 709, A0148-49), thus disposing of all Post-Judgment Motions. On February 20, 2014, HTC timely filed its notice of appeal. (A0224 at Dkt. No. 725.) This Court therefore has appellate jurisdiction over HTC's cross-appeal under 28 U.S.C. § 1295.

3

#### **STATEMENT OF THE ISSUES**

#### I. ISSUES CONCERNING HTC'S CROSS-APPEAL ON THE '336 PATENT

HTC's cross-appeal involves a straightforward question of the proper construction of the "entire oscillator" limitation found in both of the two asserted independent claims of the '336 patent. This cross-appeal presents the following issues:

1. Did the district court err in declining to construe "entire oscillator" as excluding an oscillator that relies on an input control signal from an external (offchip) clock to determine the oscillator's frequency, notwithstanding the repeated disclaimers and disavowals the '336 patent applicants made throughout the intrinsic evidence?

2. Did the district court err in denying HTC's renewed motion for judgment as a matter of law of non-infringement, given that the undisputed evidence at trial demonstrated that HTC's accused products operate precisely as those disclaimed in the intrinsic evidence, even under the district court's claim construction?

#### II. ISSUES CONCERNING TPL'S APPEAL ON THE '890 PATENT

TPL's appeal concerning the '890 patent presents the following issue:

1. Was the district court correct in granting summary judgment in favor of HTC that absolute intervening rights barred any claims of infringement based on activities occurring prior to March 1, 2011, the issuance date of the *ex parte* 

4

#### Case: 14-1076 Document: 33 Page: 15 Filed: 06/27/2014

reexamination certificate, considering that TPL amended and substantively narrowed every asserted claim of the '890 patent during the reexamination?

TPL stipulated to an order dismissing all claims under the '890 patent (A7223.006-10) because the district court's intervening rights ruling precluded liability for all HTC products accused of infringing the '890 patent. (A7223.007.) Affirmance of the district court's intervening rights ruling would dispose of TPL's appeal and render it unnecessary to consider the second issue raised by TPL below. Only if this Court reverses the intervening rights ruling would TPL's appeal present the following second issue:

2. Did the district court correctly construe the phrase "separate direct memory access central processing unit" as recited in claim 11 of the '890 patent?

As noted, this second issue is unrelated to and will not affect the district court's intervening rights ruling.

#### **STATEMENT OF THE CASE**

The central issue presented by HTC's cross-appeal concerns the proper construction of the "entire oscillator" limitation recited in each of the two asserted independent claims of the '336 patent (*i.e.*, claims 6 and 13). The district court submitted this case to the jury based on an unclear and incomplete claim construction that resulted in an erroneous finding of literal infringement.<sup>1</sup>

Before trial, the district court issued an order denying HTC's motion for summary judgment of non-infringement (A0009-11), but in that order, held that the "entire oscillator" limitation should be "properly understood to exclude any external clock used to generate a signal." (A0011.) The district court based this claim construction ruling on arguments in the intrinsic record that the applicants made to distinguish the prior art. (A0011 n.24.) The district court incorporated this aspect of the claim construction into the jury instructions at trial.

<sup>&</sup>lt;sup>1</sup> HTC's cross-appeal is based on the district court's January 21, 2014 order denying HTC's Renewed JMOL (A0130-44). HTC's cross-appeal is also based on the order modifying the Original Judgment (A0148-49, 1/21/2014), the order granting-in-part the Motion To Amend Judgment (A0145-47, 1/21/2014), the Original Judgment (A129, 10/3/2013), the jury verdict (A0125-28, 10/3/2013), the jury note (A9007, 10/2/2013), the order denying JMOL (under Fed. R. Civ. P. 50(a)) (A0124, 10/2/2013), the final jury instructions (A0079-123, 09/30/2013), the order on addendum to jury instructions (A0077-78, 09/20/2013), the order clarifying jury instructions (A0078.001-02, 09/23/2013), the order regarding HTC's motions for summary judgment (A0001-23, 09/17/2013), the final claim construction order (A0050-67, 08/21/2013), the interim claim construction order (A0024-46, 06/12/2012).

Although the district court correctly recognized that the '336 patent applicants had disclaimed certain subject matter during prosecution, the court's construction did not completely capture what was disclaimed. HTC accordingly asked the district court to clarify its claim construction (and its instructions to the jury) to make clear that the applicants did not just disclaim an oscillator that uses an external clock to generate a clock signal, but also disclaimed an oscillator whose frequency is determined by an input control signal (*e.g.*, from an external (off-chip) crystal clock). (A7224-26.) HTC pointed out numerous places in the prosecution history where the '336 patent applicants specifically disclaimed the use of such an input control signal in order to overcome the prior art. (*See, e.g.*, A7236-38; A7276-78 at 38:17-40:25; A7283-84 at 45:9-46:7.)

At the hearing on HTC's motion to amend the district court's claim construction, TPL's counsel admitted that, under HTC's proposal, TPL could not show infringement and "should have judgment taken against us and then we can take our appeal." (A7281-82 at 43:17-44:3.) The district judge then asked TPL's counsel, "[s]o if I were simply to instruct the jury that the disputed limitations exclude any external clock that is used to generate [the] signal,[ nothing more, nothing less,] would you have any problem with that?" (A7282-83 at 44:4-10, 44:25-45:1-3.) TPL's counsel responded: "No, because we win." (A7283 at 45:4.)

Following this exchange, the district court declined to include HTC's proposed clarification, and the case proceeded to trial.

The evidence at the jury trial, from experts and fact witnesses for both sides, confirmed what TPL's counsel had represented – that TPL could not show infringement under the "entire oscillator" construction if properly clarified as requested by HTC. The undisputed evidence showed that the oscillator in all of the accused HTC products relied on an input control signal from an external (off-chip) clock to determine the oscillator's frequency. The evidence also established non-infringement even under the incomplete construction adopted by the district court because the oscillator in all of the accused HTC products uses an external clock frequency in generating the signal used to clock the CPU.

At trial, after denying HTC's motion for judgment as a matter of law under Federal Rule of Civil Procedure 50(a) (A8968-80), the district court instructed the jury using the incomplete "entire oscillator" claim construction. The jury apparently did not understand the district court's construction because, during its deliberations, the jury asked the district court to clarify the meaning of "generate" in "any external clock used to generate the signal." The district court provided no further guidance to the jury. (A9007.)

The jury subsequently returned a verdict of literal infringement and awarded damages of \$958,560, about 10% of what TPL had requested. (A0125-28; A8156

8

at 856:15-17; A7125, A7161-63.) The jury also found that HTC's infringement was not willful, and found for HTC on indirect infringement. (A0125-28.) The district court then denied HTC's Renewed JMOL (A0130-44), and this cross-appeal followed (A0224 at Dkt. No. 725).

#### **STATEMENT OF THE FACTS**

#### I. FACTS CONCERNING HTC'S CROSS-APPEAL

#### A. The '336 Patent

#### 1. Background

The '336 patent generally relates to techniques for clocking a central processing unit ("CPU"). By way of background, the CPU in a microprocessor integrated circuit or "chip," which is a silicon substrate<sup>2</sup> where the circuitry is made, consists of millions of transistors<sup>3</sup> that perform the CPU's operations. To ensure that these millions of transistors operate in harmony, the CPU relies on a timing signal known as a "clock" signal to coordinate the timing of such operations. The process of providing this timing or "clock" signal to the CPU is known as "clocking the CPU."<sup>4</sup>

This "clock" signal is generated by a clocking device such as an "oscillator,"

which oscillates to generate a periodic "high" or "low" signal akin to the tick-tock

<sup>&</sup>lt;sup>2</sup> See A7892 at 18-20 ("Integrated circuit, or, ... 'chip' [are the same thing.]"); see also 7890-91 at 591:19-592:1 ("A substrate ... is silicon die or piece of silicon. ... So it is on the same ... Integrated circuit, or [on] the same chip, [or] on the same die[. They are synonymous.]").

<sup>&</sup>lt;sup>3</sup> A transistor works like an electrical switch, which depending on its operations turns on or off. (*See, e.g.*, A7845 at 546:9-11 ("In a digital world, the transistor is like a switch, so it is on or off ...."); *see also* A7846 at 547:4-14 ("[On a modern microprocessor, e]verything is made out of transistors. ... [The CPU is made out of transistors] entirely.").)

<sup>&</sup>lt;sup>4</sup> See, e.g., A0040-41; A0103 at ¶ 14 ("The term 'clocking said central processing unit' means 'providing a timing signal to said central processing unit."").

in a mechanical clock, which can be used to clock the CPU.<sup>5</sup> How fast this periodic high/low signal alternates is known as the oscillator's "frequency," "speed," or "clock rate," often measured in a unit called "hertz" (equal to one cycle per second).<sup>6</sup>

# 2. The '336 Patent Purports To Clock the CPU with "a Familiar Ring Oscillator," Whose Speed Varies in Response to Parameters Associated with the Microprocessor Chip.

The '336 patent purports to disclose an allegedly novel way of clocking a microprocessor's CPU using an "entire oscillator" placed on a microprocessor chip. Because the transistors in a CPU depend on electrical signals to operate, their maximum speed for proper operation is constrained by the amount of time necessary for the electrical signals to propagate (*i.e.*, transmit) through them, known as the "transistor propagation delays." The '336 patent explains that these propagation delays generally depend on three parameters associated with the

<sup>&</sup>lt;sup>5</sup> See, e.g., A7510 at 213:14-16 ("[In the context of computers, a] clock is a periodic signal that is used to determine when an instruction begins and when it ends."); see also A7452 at 155:13-14 ("It's actually very similar to the tick, tock, tick, tock of a normal clock that we're all familiar with."); see also A7830 at 531:14-15 ("To oscillate means to change periodically the output of the signal.")

<sup>&</sup>lt;sup>6</sup> See, e.g., A7453 at 156:14-15 ("[W]hen we talk about the speed of a clock, there's a special word that we use to refer to that and that's frequency."); see also A7826 at 527:14-22 ("Frequency means how often something changes .... Generally in technical term, we define frequency in hertz. 1 hertz means it changes one per second. 2 hertz means change twice per second. 1 megahertz means it changes one million times per second. 1 gigahertz means one billion times per second.").

microprocessor chip: (1) the manufacturing <u>p</u>rocess ("P") used in fabricating the chip, (2) the <u>v</u>oltage ("V") supplied to the chip, and/or (3) the <u>t</u>emperature ("T") of the chip. (A0254 at 16:47-48.) TPL's expert at trial referred to these as the "PVT" parameters. (*See*, *e.g.*, A8022 at 722:4-12.)

The '336 patent states that the CPU's maximum speed for proper operation depends on these PVT parameters, which can vary widely. (A0254 at 16:44-47 ("The designer of a high speed microprocessor must produce a product which operate [*sic*] over wide temperature ranges, wide voltage swings, and wide variations in semiconductor processing.").) If the temperature ("T") of the microprocessor chip rises, for example, the CPU's maximum speed for proper operation decreases in response. (A0254 at 16:59-67.) Conversely, if the temperature decreases, the CPU's maximum speed increases in response. (*Id.*)

The patent goes on to explain that prior art CPU designs dealt with these variations by restricting the CPU to a frequency that was slow enough to account for the worst case combination of PVT parameters:

Traditional CPU designs are done so that with the worse [sic] case of the three parameters, the circuit will function at the rated clock speed. The result [sic] are designs that must be clocked a factor of two slower than their maximum theoretical performance, so they will operate properly in worse [sic] case conditions.

(A0254 at 16:48-53.)

But prior art designs setting the frequency based on the worst case conditions had a significant drawback – they failed to take advantage of the full performance potential of the microprocessor. (A4571 (January 1997 Amendment) ("Under other than worst case operating conditions, the prior art microprocessors are actually capable of operating at a faster clock speed than their rated speed.").)

The '336 patent purports to overcome this issue by providing a clocking device whose frequency can vary (or change) with the varying PVT parameters associated with the microprocessor chip. To that end, the '336 patent discloses a clocking device, "a familiar 'ring oscillator'" already well known in the prior art, made of the same transistors as the CPU and located on the same microprocessor chip as the CPU. (A0254 at 16:54-58.) According to the '336 patent, the "familiar" ring oscillator would thus respond to the PVT parameters in the same way as the CPU because they are both made of the same transistors and subject to the same PVT parameters. The '336 patent claims that, as a result, the speed of the ring oscillator and the CPU's maximum speed for proper operation would vary together in the same way in response to the varying PVT parameters. (A0254 at 16:59-67.) In doing so, the '336 patent explains:

By deriving system timing from the ring oscillator **430**, CPU **70** will always execute at the maximum frequency possible, but never too fast. For example, if the processing of a particular die [or chip<sup>7</sup>] is not good resulting in slow transistors, the latches and gates on the

<sup>&</sup>lt;sup>7</sup> See supra n.2.

microprocessor 50 will operate slower than normal. Since the microprocessor 50['s] ring oscillator clock 430 is made from the same transistors on the same die [or chip] as the latches and gates, it too will operate slower (oscillating at a lower frequency), providing compensation which allows the rest of the chip's logic to operate properly.

(A0254-55 at 16:67-17:10 (emphasis added).) As the '336 patent applicants

further explained:

Crucial to the present invention is that since both the oscillator or variable speed clock and [the] driven device [*i.e.*, the CPU] are on the same substrate, when the fabrication and environmental parameters vary, the oscillation or clock frequency and the frequency capability of the driven device [*i.e.*, the CPU] will automatically vary together.

(A4538.)

#### 3. The Prosecution History Makes Clear that the Claimed "Entire Oscillator" Does Not Rely on an Input Control from an External Clock To Determine Its Frequency.

During the prosecution of the '336 patent, the Examiner rejected the proposed claims based on two primary references: U.S. Patent No. 4,670,837 to Sheets (A5494-501, "Sheets") and U.S. Patent No. 4,503,500 to Magar (A5460-92, "Magar"). The applicants repeatedly distinguished these prior art references by arguing that the claimed on-chip "oscillator" did not rely on an external (off-chip) clock or a command input to determine its frequency.

#### a. Sheets

As described by the '336 patent applicants, the Sheets reference disclosed a voltage-controlled oscillator ("VCO 12") whose frequency was determined by a

signal that specified the oscillator's desired operating frequency. (A4564; *see also* A5498 (Sheets) at 2:55-56 ("voltage-controlled oscillator (VCO)".) In an attempt to overcome the prior art in their April 1996 response (A4557-66), the '336 patent applicants argued that Sheets failed to disclose an on-chip oscillator on the same chip as the CPU. (A4564.) But as the '336 patent applicants acknowledged in their January 1997 response (A4568-72), the Examiner expressly disagreed.<sup>8</sup>

The '336 patent applicants responded by emphasizing a second argument – that Sheets was distinguishable because its clock frequency was determined by a clock control signal supplying frequency control information:

Even if the Examiner is correct that the variable clock in Sheets is in the same integrated circuit as the microprocessor of system 100, that still does not give the claimed subject matter. In Sheets, a command input is required to change the clock speed. In the present invention, the clock speed varies correspondingly to variations in operating parameters of the electronic devices of the microprocessor because both the variable speed clock and the microprocessor are fabricated together in the same integrated circuit. No command input is necessary to change the clock frequency.

(A4571 (emphasis added).)

In short, the applicants distinguished Sheets by arguing that the on-chip oscillator of the claimed invention does not rely on frequency control information, such as a "command input," to determine its frequency. (A4564, A4571.)

<sup>&</sup>lt;sup>8</sup> See A4571 (January 1997 response) ("[T]he Examiner contends that the Sheets reference 'clearly indicates in lines 46-48 of column 2 that the system 100 shown in Figure 1 is fabricated *on a single chip* using MOS technology.") (emphasis in original).

#### b. Magar

The applicants made similar arguments in responding to the Examiner's rejections based on Magar, which was the next reference cited by the Examiner to reject the '336 patent claims. The applicants' responses to Magar again drove home the point that the frequency of the claimed "entire oscillator" is not determined by frequency control signals from an external crystal clock.

Figure 2a below from Magar shows the system that was distinguished by the applicants (red circle on bottom left showing clock circuitry "CLOCK GEN"):



(A5462 (red circle added).)

In their July 1997 response to the Examiner (A1173-77), the '336 patent applicants described the chip shown in Figure 2a of Magar as having "a clock generator 17 which has two external pins X1 and X2 to which a crystal (or external generator) is connected." (A1174 (citing to "col. 15, lines 26-41 of Magar").) The applicants went on to argue that Magar was distinguishable from the claimed invention because, like the accused HTC products, the frequency of the clock was determined by an external (off-chip) crystal clock:<sup>9</sup>

Contrary to the Examiner's assertion in the rejection that 'one of ordinary skill in the art should readily recognize that the speed of the cpu and the clock vary together due to manufacturing variation, operating voltage and temperature of the IC', one of ordinary skill in the art should readily recognize that the speed of the cpu and the clock *do not* vary together due to manufacturing variation, operating voltage and temperature of the IC in the Magar microprocessor, as taught in the above quotation from the reference. This is simply because the Magar microprocessor clock is **frequency controlled** by a crystal which is also external to the microprocessor. Crystals are by design fixed-frequency devices whose oscillation speed is designed to be tightly controlled and to vary minimally due to variations in manufacturing, operating voltage and temperature. The Magar microprocessor in no way contemplates a variable speed clock as claimed.

(A1175-76 (first italics in original, boldface and underlining added).) The applicants further distinguished Magar by arguing that the claimed invention

<sup>&</sup>lt;sup>9</sup> An external crystal clock is an off-chip, crystal-based oscillator that generates a clock signal. (*See*, *e.g.*, A7555 at 257:1-2 ("Almost all computers had a crystal oscillator, a separate off-chip device that would generate a clock signal for them.").)

excludes an oscillator whose frequency is controlled, even if the oscillator is

fabricated on the same integrated circuit as the CPU:

[C]rystal oscillators have never, to Applicants' knowledge, been fabricated on a single silicon substrate with a CPU, for instance. Even if they were, as previously mentioned, crystals are by design fixed-frequency devices whose oscillation frequency is designed to be **tightly controlled** and to vary minimally due to variations in manufacturing, operating voltage and temperature. The oscillation frequency of a crystal on the same substrate with the microprocessor would inherently not vary due to variations in manufacturing, operating voltage and temperature in the same way as the frequency capability of the microprocessor on the same underlying substrate, as claimed.

(A1176 (emphasis added).)

The applicants filed a subsequent response in February 1998 (A1168-72) and again argued that "the essential difference" between the invention and Magar is that the frequency of the oscillator in the '336 patent is determined by the PVT parameters, whereas Magar's clock frequency is "determined by … the external crystal":

The signals PHASE 0, PHASE 1, PHASE 2, and PHASE 3 in Applicants' Fig. 18 are synonymous with Q1, Q2, Q3, and Q4 depicted in Magar Fig. 2a. The <u>essential difference</u> is that the frequency or rate of the PHASE 0, PHASE 1, PHASE 2, and PHASE 3 signals is determined by the processing and/or operating parameters of the integrated circuit containing the Fig. 18 circuit, while the frequency or rate of the Q1, Q2, Q3, and Q4 signals depicted in Magar Fig. 2a are <u>determined by the fixed frequency of the external crystal</u> connected to the circuit portion outputting the Q1, Q2, Q3, and Q4 signals shown in Magar Fig. 2a.

(A1171 (emphasis added).) Finally, the applicants summarized their arguments:

The Magar teaching is well known in the art as a conventional <u>crystal</u> <u>controlled</u> oscillator. It is specifically distinguished from the instant case in that it is both fixed frequency (<u>being crystal based</u>) and requires an external crystal or external frequency generator.

(A1172 (emphasis added).)

The applicants' arguments regarding Sheets and Magar, therefore, clearly and unequivocally disavowed an oscillator whose frequency is determined by a control signal, whether taking the form of the "command input" in Sheets or the external crystal clock in Magar. The applicants emphasized that the purpose of the claimed invention was instead to provide an on-chip oscillator whose frequency would automatically vary in response to variations in manufacturing process or operating parameters such as temperature and voltage. (A1177.) An on-chip oscillator whose frequency depends on a control signal to determine its frequency, as the applicants argued, would defeat this purpose.

#### **B.** Claim Construction Proceedings Before Trial

HTC filed a motion for summary judgment of non-infringement (A0200, Dkt. No. 457; A0202, Dkt. No. 477), in which HTC asked the district court to construe the claimed "entire oscillator" (A4291-300) and to find non-infringement because, among other reasons, HTC's accused products do not satisfy the "entire oscillator" limitation under its proper construction (A4300-03).

The district court denied HTC's motion, but ruled that the disputed "entire oscillator" claim limitation should be "properly understood to exclude any

external clock used to generate a signal," based on statements in the prosecution history of the '336 patent. (A0011 n.24.) The district court articulated the factual issue for trial as: "whether HTC's products contain an on-chip ring oscillator that is self-generating and <u>does not rely on an input control to determine its</u> <u>frequency</u>." (A0011 (emphasis added).)

HTC subsequently filed a motion to clarify the district court's claim construction to specify that the term "entire oscillator" excludes an on-chip oscillator that relies on an input control (*e.g.* from an off-chip crystal clock) to determine the oscillator's frequency, as the file history and the district court's order contemplated. (A7224-26; A7236-38; A7276-78 at 38:17-40:25; A7283-84 at 45:9-46:7; A7286-87 at 48:3-49:6.)

At the hearing on HTC's motion,<sup>10</sup> TPL's counsel conceded that the '336 patent applicants did disclaim subject matter in distinguishing Magar,<sup>11</sup> but argued that the disclaimer did not pertain to controlling the frequency of an on-chip oscillator. (A7282 at 44:11-19.) He also admitted to the district court that "if ...

<sup>&</sup>lt;sup>10</sup> The hearing effectively turned into a further claim construction hearing for the "entire oscillator" limitation in claims 6 and 13, and similar "entire" terms in other independent claims of the '336 patent. By the time of trial, however, TPL had dropped all independent claims except claims 6 and 13.

<sup>&</sup>lt;sup>11</sup> For example, the '336 patent applicants told the Examiner that "Magar's clock generator relies on an external crystal connected to terminals X1 and X2 to oscillate[.]" (A1170.)

the court instructs the jury that they [*i.e.*, HTC] don't infringe because an external crystal is used to determine the frequency or set the frequency or control the frequency -- ... we [*i.e.*, TPL] should have judgment taken against us and then we can take our appeal. ... You know, obviously I don't want that, but I just don't want to waste the court's time or the parties' time." (A7281-82 at 43:17-44:3.) The judge then asked TPL's counsel, "[s]o if I were simply to instruct the jury that the disputed limitations exclude any external clock that is used to generate [the] signal,[ nothing more, nothing less,] would you have any problem with that?" (A7282 at 44:4-10, 25; A7283 at 45:1-3.) TPL's counsel responded: "No, because we win." (A7283 at 45:4.)

The district court subsequently declined to include the additional guidance from the summary judgment order that HTC requested. (*See* A0078.001-002.) The district court did not express its reasons for this decision, but held that the claim construction issue was preserved for appeal. (A0137-39 at 8:11-10:3; A8758 at 1456:16-21.) The district court's final instruction to the jury on the meaning of "entire oscillator" was simply:

The term 'entire oscillator' (in claims 6 and 13) is properly understood to exclude any external clock used to generate the signal used to clock the CPU.

(A0104 (Final Jury Instructions at 26:4-5).)

But that construction, as HTC had predicted, was ultimately insufficient to resolve the jury's confusion over the proper claim construction, and resulted in an erroneous finding of literal infringement.

#### C. The Trial Evidence Showed that All HTC Products Contain an Oscillator that Relies on an Input Control Signal from an External Clock To Determine the Oscillator's Frequency.

At trial, TPL's technical expert, Dr. Vojin Oklobdzija, confirmed what TPL's counsel conceded before trial – that the on-chip oscillator in the HTC accused products relies on an input control signal from an external (off-chip) crystal clock to determine the oscillator's frequency. His testimony confirmed that the accused HTC products use the CPU clocking mechanism that had been disavowed by the applicants in distinguishing Sheets and Magar.

As Dr. Oklobdzija acknowledged, although each accused HTC product may include a chip made by Qualcomm, Texas Instruments ("TI"), or Samsung, "they generally work the same way." (A8034 at 734:10-18.) Each accused chip includes an on-chip Phase Locked Loop ("PLL"),<sup>12</sup> which is a device that includes an oscillator and relies on an external crystal clock to determine the frequency of

<sup>&</sup>lt;sup>12</sup> The use of a PLL to clock a microprocessor was well known in the prior art before the '336 patent, of which the priority date is August 3, 1989. (A0227.) For example, U.S. Patent No. 4,689,581 to Talbot ("Talbot"), issued on August 25, 1987, disclosed an "Integrated Circuit **Phase Locked Loop** Timing Apparatus" (as in its title) to clock a microcomputer. (A1145-56) (emphasis added). TPL distinguished a related claim term, "ring oscillator," from Talbot. (*See*, *e.g.*, A1158-61.)

the oscillator (for clocking the CPU).<sup>13</sup> In particular, the PLL relies on a "reference" signal from the external crystal clock, which is, according to Dr. Oklobdzija, "essential" to the PLL. (A8037-38 at 737:17-738:2.) That external crystal clock produces a "stable" reference signal that "is used to adjust the frequency generated by the ring oscillator [to clock the CPU], so it has some relationship with it." (A8038 at 738:9-13.) In fact, the purpose of the PLL is to adjust the frequency of the on-chip oscillator based on that external crystal clock reference. (A8046 at 746:11-18; *see also* A7852-53 at 552:16-553:11.) The evidence at trial confirmed that all of the accused products use such a PLL to determine and control the on-chip oscillator's frequency.<sup>14</sup>

Dr. Oklobdzija also acknowledged that there is a formula contained "in every textbook" that defines the on-chip oscillator's frequency as a function of

<sup>&</sup>lt;sup>13</sup> See, e.g., A8034 at 734:19-22; A8035-36 at 735:2-736:5; A8036 at 736:9-11; A8044-45 at 744:15-745:3.

<sup>&</sup>lt;sup>14</sup> See, e.g., A9041 (the "TCXO 19.2MHz" signal goes through the "PM7540" chip and then into the "Clock" inside the Qualcomm "MSM7201A" chip); A9043-45 (the "TCXO" in Fig. 12-1 on A9045); A9316-17; A9050-52 ("TCXO\_HV" in Figure 2-1 on A9051); A9054 (the "CLKTCXO" in the "OMAP850" chip receiving the "26MHz" frequency from the external "EDGE module"); A9057 (the "CK\_REF" signal goes into the "DPLL1" block); A9058 ("The DPLL block synthesizes a frequency clock from the fixed reference input clock signal CK\_REF using the digital phase-locked loop mechanism."); A9060-63 (Trial Ex. 3100 at A9061-62) ("The main clock source comes from an external crystal (XTlpll) or an external clock (EXTCLK). The clock generator includes an oscillator (Oscillator Amplifier), which is connected to an external crystal, and also has two PLLs (Phase-Locked-Loop), which generate the high frequency clock required in the SC32442A.").

the frequency of the reference signal from the external crystal clock. (A8035 at 735:2-5; A8039 at 739:12-24; A8049 at 749:4-6.) The Qualcomm, TI, and Samsung chips included in HTC's products all use such a formula to determine the frequency of the oscillator's signal used to clock the CPU. (A8034 at 734:10-18.) Although the notation used to express this formula may differ from chip to chip, in each case the formula expressly relies on the frequency of the external crystal clock to determine the frequency of the on-chip oscillator.<sup>15</sup>

One example of such a formula (for a Qualcomm chip (A9072-73)) was discussed during Dr. Oklobdzija's cross-examination:

## 5.1 Output Frequencies

The PLL output clock frequency is given by:  $f_{CLK} = f_{TCXO} * L * 2$ 

(A9073.)

The formula shown above states that the output frequency of the on-chip clock ( $f_{CLK}$ ) equals: the frequency of the external crystal clock ( $f_{TCXO}$ ), <sup>16</sup>

<sup>&</sup>lt;sup>15</sup> See, e.g., A9050-52 (Trial Ex. 3112 at A9052); A9056-58 (Trial Ex. 3115 at A9058); A9060-63 (Trial Ex. 3100 at A9063); A9065-66 (Trial Ex. 3101 at A9066); A9068-69 (Trial Ex. 3117 at A9069).

<sup>&</sup>lt;sup>16</sup> See A8346 at 1045:8-10 ("TCXO ... stands for temperature compensated crystal oscillator.").

multiplied by a parameter "L" and 2. (A8043 at 743:5-20.) Thus, the frequency of the on-chip oscillator is determined in part by the frequency of the external clock ( $f_{TCXO}$ ). It is also determined by the "L" value, which can be selected by a manufacturer depending on what it wanted to achieve in its product, as admitted by Dr. Oklobdzija. (A8046 at 746:8-18.) The document showing this formula also included a table providing examples of how to achieve specific desired output frequencies for the on-chip oscillator in the PLL by "plugging-in" certain values into the formula. (A9073, Table 5-1; A8043-46 at 743:21-746:18, A8048-49 at 748:22-749:6.)

# **D.** Closing Arguments and Jury Deliberations Turned on Questions of Claim Construction – Not How the Products Operate.

As noted previously, the district court instructed the jury that "[t]he term 'entire oscillator' (in claims 6 and 13) is properly understood to exclude any external clock used to generate the signal used to clock the CPU." (A0104.) Regrettably, this construction was insufficient to inform the jury of the proper claim scope and required the parties to argue claim construction to the jury.

In closing argument, for example, TPL did not dispute that all accused HTC products include an external clock that controls the frequency of the on-chip oscillator. (A8854 at 1551:16-18.) Instead, TPL argued this fact was irrelevant to whether or not HTC's products met the "entire oscillator" limitation. All that mattered, according to TPL, was that the on-chip oscillator generated *its own* 

signal for clocking the CPU. To illustrate his argument, TPL's counsel analogized the on-chip oscillator to a fast sports car following behind a slow recreational vehicle (RV) on the road. TPL's counsel asked the rhetorical question: "But is the RV and the engine in that motor home, is that used to generate the clock signal, or the engine power for the sports car?" (A8855 at 1552:18-20.) His response: "No way. No way. The sports car has its own engine, generates its own power." (A8855 at 1552:20-21.)

HTC argued, on the other hand, that its products did not satisfy the "entire oscillator" limitation because the on-chip oscillator <u>used</u> the external crystal clock's frequency in generating the clock signal used to clock the CPU. HTC pointed to the undisputed testimony at trial, from multiple witnesses, confirming that the output of the PLL in each accused HTC product expressly depended on the reference signal from the external crystal clock. (A8875 at 1572:15-23; A8882-83 at 1579:18-1580:14.) Whether the on-chip oscillator physically generated its own signal was irrelevant, in other words, because the external crystal clock was indisputably "used" in the process of generating the signal that clocked the CPU, and therefore, fell within the district court's exclusion. (A8891-92 at 1588:16-1589:18.)

The confusion that HTC predicted before trial was confirmed during jury deliberations, when the jury sent out a note asking for the "court[']s definition of

'generate' [in "any external clock used to generate the signal used to clock the CPU" on] pg 26 lines 4&5 [in the final jury instructions]." (A9007; A0104 (Final Jury Instructions at 26:4-5).) The district court held a hearing on how to respond to the jury's question. HTC's counsel observed at the hearing that "this is exactly what we were worried about when we were asking for clarification of your definitions, because it seems like the jury is now engaging in claim construction instead of applying facts." (A8947 at 1643:5-8.) But because the case had already been tried and submitted to the jury based on the district court's existing construction, it was too late to provide any further guidance. (A8947 at 1643:14-18.) The district court accordingly responded to the jury that "[t]he court has no further definition." (A9007.) The jury subsequently returned a verdict of literal infringement and awarded damages of \$958,560. (A0125-28.)

### **E. Post-Verdict Proceedings**

Following the jury verdict, HTC renewed its motion for judgment as a matter of law. (A9009-18.) At the hearing for HTC's renewed motion, TPL's counsel again confirmed that if HTC's interpretation of the claims was correct, TPL could not show infringement: "[a]nd I said [before trial], if what [the court's] construction means in the summary judgment order is that an external clock or an external crystal can't be used ... for frequency regulation, then I lose and we shouldn't go to trial." (A9153-54 at 16:25-17:3.)

## II. FACTS CONCERNING TPL'S APPEAL

## A. TPL Had Ample Notice of HTC's Intention To Defend Based on Intervening Rights Due to Reexamination of the '890 Patent.

On November 21, 2008, TPL filed a counterclaim against HTC accusing it of infringing the '890 patent. (A0167 at Dkt. No. 60.) HTC answered on December 11, 2008, and at that time, no *ex parte* reexamination had been filed against the '890 patent yet. HTC accordingly did not plead a defense of intervening rights. (A0167 at Dkt. No. 65.) As explained below, however, TPL had ample notice early in the litigation that HTC intended to defend based on intervening rights to the extent the defense was justified by the reexamination.

As early as 2009, HTC raised the intervening rights issue. In April 2009, the Patent Office granted a request for *ex parte* reexamination of the '890 patent filed by an anonymous third-party requester. (A0328.003 at 2:23-26; *see also* A0328.012-.025.) In light of the reexamination, HTC moved to stay the litigation. (A0328.001-.011; A0328.026-.037.) HTC specifically argued that "to the extent the claims subject to reexamination [including those in the '890 patent] are narrowed ..., the scope of this case will be significantly reduced by the doctrine of 'intervening rights'" because there would be "no liability for any allegedly infringing activities that took place prior to the date of issuance of the reexamination certificate ...." (A0328.007 at 6:20-28; *see also* A0328.029 at

3 n.2).) HTC notified TPL of the intervening rights issue again in a subsequent case management statement. (A0328.038-045 (A0328.042 at 5:9-18).)

## B. The Examiner Relied on a New Claim Limitation Added During Reexamination in Allowing New Claim 11, While Finding Claim 1 Without the Additional Limitation Unpatentable.

TPL was, in the meantime, attempting to defend the '890 patent in the *ex parte* reexamination. (A6060-71.) The Examiner found independent claim 1 unpatentable based on various prior art references. In order to overcome the prior art, TPL canceled claim 1 and added a new independent claim 11, which was identical to claim 1 but included an additional limitation: "said stack pointer pointing into said first push down stack." (A0328, A6067-68.) The Examiner relied exclusively on this new limitation in finding the new claim 11 (and its dependents) allowable over the prior art. (A6067-68.) On March 1, 2011, the Patent Office issued an *ex parte* reexamination certificate reflecting the cancellation of claim 1 and the addition of claim 11 with the new limitation mentioned above. (A0318, A0328.)

Based on the results of the *ex parte* reexamination, the district court granted-in-part a motion by TPL to amend its infringement contentions to assert the new claim 11 of the '890 patent and claims 12, 13, 17, and 19 depending from claim 11. (A0076.) The district court also allowed TPL to amend its infringement contentions to accuse additional HTC products. (*Id.*)

# C. The District Court Granted HTC's Motion for Summary Judgment Based on Intervening Rights.

As it said it would, HTC filed a motion for summary judgment based on absolute intervening rights for the '890 patent. (A5972-83.) The motion argued that HTC could have no liability for alleged infringement under the '890 patent for any activities that took place prior to March 1, 2011, the date of issuance of the reexamination certificate. (A5974-76.) The district court granted the motion. (A0021.) TPL subsequently stipulated to an order dismissing all claims under the '890 patent (A7223.006-10) because the summary judgment order precluded liability for all HTC products accused of infringing the '890 patent. (A7223.007.)

## D. The District Court Twice Rejected TPL's Proposed Construction for "Separate Direct Memory Access Central Processing Unit."

TPL's appeal also raises the question of the proper construction of the term, "separate direct memory access central processing unit" in the '890 patent. This issue is separate and unrelated to the district court's intervening rights ruling that TPL challenges in its appeal. With respect to the claim construction issue, the district court construed this term in June 2012 (A0036), further modified the construction in December 2012 (A0048), and confirmed the modified construction in August 2013 (A0063). The district court has twice rejected the construction that TPL is now again proposing to this Court. (A0034-36, A0061-63.)

## **SUMMARY OF ARGUMENT**

## I. SUMMARY OF ARGUMENT FOR HTC'S CROSS-APPEAL

The central issue presented by HTC's cross-appeal concerns the proper construction of the "entire oscillator" limitation recited in each of the two asserted independent claims of the '336 patent. The case went to the jury on the issue of infringement under an incomplete and confusing claim construction that resulted in an erroneous finding of literal infringement.

The district court's construction of "entire oscillator" only partially identified the subject matter that the '336 patent applicants disclaimed during prosecution. The court held that "entire oscillator" is "properly understood to exclude any external clock used to generate the signal used to clock the CPU." (A0104.) Although the district court correctly recognized that the '336 patent applicants had disclaimed certain subject matter, the construction failed to articulate the full scope of those disclaimers.

The district court's construction did not capture the fact that the applicants repeatedly told the Patent Office that the claimed on-chip "entire oscillator," unlike the prior art, operated at a frequency that was *not* determined by an input control signal from an external (off-chip) clock, such as an external crystal clock. The applicants made clear, in the specification and prosecution history of the '336 patent, that the purpose and the benefit of the claimed "entire oscillator" were to

#### Case: 14-1076 Document: 33 Page: 42 Filed: 06/27/2014

run at a frequency not constrained by the frequency of an external crystal clock and therefore to run at the fastest safe frequency based on the combination of PVT parameters. In other words, the applicants did not only disclaim an "entire oscillator" that does not use an external clock "to generate the signal used to clock the CPU," as the district court held, but also disclaimed the use of an input control from an external clock to determine the oscillator's frequency. The applicants obtained the '336 patent by criticizing, distinguishing, and disavowing the very type of clocking systems employed by all of HTC's accused products.

The district court articulated the factual issue for the jury as: "whether HTC's products contain an on-chip ring oscillator that is self-generating and <u>does</u> <u>not rely on an input control to determine its frequency</u>." (A0011 (emphasis added).) But the district court failed to provide that clarifying language to the jury, leaving the he jury with an incomplete claim construction. That construction proved so unhelpful that the jury asked the district court to clarify its meaning, but the district court could provide no further guidance. (A9007.) The jury's confusion was understandable, considering that the technical witnesses on both sides agreed on how the accused HTC products operated, which transformed the entire trial into the question (ultimately unanswered) of what it means to "generate" a clock signal under the district court's incomplete construction.

#### Case: 14-1076 Document: 33 Page: 43 Filed: 06/27/2014

Despite the jury's confusion and the resulting erroneous verdict of infringement, the undisputed evidence at trial established that HTC's products do not infringe any asserted claim. The witnesses on both sides testified that all of HTC's accused products include an oscillator whose frequency directly relies on an input control from an external crystal clock – precisely the type of clocking system the '336 patent applicants disclaimed during prosecution. The evidence and trial further established that, even under the district court's incomplete construction, HTC's products did not infringe because they included an oscillator that depended on an external clock's frequency to generate the clock signal for the CPU.

TPL therefore cannot establish infringement of the '336 patent under either the correct claim construction or the incomplete one adopted by the district court. This Court should therefore reverse the district court and remand with instructions to enter judgment of non-infringement in HTC's favor.

### II. SUMMARY OF ARGUMENT FOR TPL'S APPEAL ON THE '890 PATENT

After the commencement of litigation in the district court, an anonymous third party filed a request for *ex parte* reexamination of the '890 patent. In an attempt to overcome prior art cited by the Examiner in that reexamination, TPL amended its sole independent claim to add a limitation not recited in any original claim. TPL's amendment convinced the Examiner to allow the amended claims over the prior art, and a reexamination certificate issued in March 2011.

33

#### Case: 14-1076 Document: 33 Page: 44 Filed: 06/27/2014

HTC subsequently moved for summary judgment on the ground that TPL could not recover for any act of alleged infringement prior to March 2011 under the doctrine of absolute intervening rights. After the district court granted HTC's motion, TPL stipulated to an order dismissing all claims under the '890 patent (A7223.006-10) because the summary judgment order precluded liability for all HTC products accused of infringing the '890 patent. (A7223.007, A7199-200.)

TPL's appeal raises two issues concerning the district court's intervening rights ruling – one procedural issue, and one substantive issue. TPL first argues that the district court erred in considering absolute intervening rights on summary judgment because HTC did not plead it as a defense in its answer. But under Ninth Circuit law, a district court may consider an affirmative defense raised for the first time on summary judgment when, as here, there is no prejudice to the non-moving party. The district court in the present case correctly found that TPL did not suffer unfair prejudice from the assertion of intervening rights, and therefore, chose to consider HTC's arguments. TPL has shown no error, let alone an abuse of discretion, in the district court's decision.

TPL spends an inordinate amount of time on this procedural issue because it knows that the district court's intervening rights ruling is legally unassailable on the merits. TPL's arguments consist of little more than an assertion that a limitation it added to its claims during reexamination – upon which the Examiner

#### Case: 14-1076 Document: 33 Page: 45 Filed: 06/27/2014

expressly relied in allowing the claims over the prior art – was meaningless surplusage that did not change the scope of the claims. But the intrinsic record reveals otherwise. New claim 11 added a limitation requiring that the "stack pointer" recited in the claim "point[] into said first push down stack," changing the scope of claim 11 and all claims that depend from it. Because claim 11 has a different scope from the original claim 1 it replaced, the district court correctly applied the doctrine of absolute intervening rights.

TPL's appeal also challenges the district court's construction of the term "separate direct memory access central processing unit" ("separate DMA CPU"). TPL primarily argues that the district court erred in adopting a construction of "separate DMA CPU" that excludes the "DMA controller" devices of the prior art. But as the district court correctly observed, the '890 specification draws a clear distinction between a DMA CPU and a DMA controller, and the plain language of the claim term recites a "CPU" and does not cover a DMA controller. TPL's reliance on restriction requirements that occurred early in the prosecution is misplaced because those requirements mentioned nothing about "separate DMA CPU" and are entitled to little, if any, weight. Thus, TPL has identified no error in the district court's construction.

35

#### **ARGUMENT**

### I. ARGUMENT FOR HTC'S CROSS-APPEAL

#### A. Standard of Review

This Court reviews decisions on motions for judgment as a matter of law ("JMOL") under the law of the regional circuit, in this case the Ninth Circuit. *See Verizon Servs. Corp. v. Cox Fibernet Va., Inc.*, 602 F.3d 1325, 1331 (Fed. Cir. 2010). "The Ninth Circuit reviews the denial of JMOL *de novo.*" *Integrated Tech. Corp. v. Rudolph Techs., Inc.*, 734 F.3d 1352, 1356 (Fed. Cir. 2013) (citing *Hangarter v. Provident Life & Accident Ins. Co.*, 373 F.3d 998, 1005 (9th Cir. 2004)). "In the Ninth Circuit, JMOL is appropriate after a jury trial when a party has been fully heard on an issue and there is no legally sufficient evidentiary basis for a reasonable jury to find for that party on that issue." *Id.* (citation and quotation marks omitted).

Claim construction is a legal issue that this Court reviews *de novo*. *Lighting Ballast Control LLC v. Philips Elecs. N. Am. Corp.*, 744 F.3d 1272, 1276-77 (Fed. Cir. 2014) (*en banc*). "When a patent infringement verdict is based on an incorrect claim construction, we reverse the trial court's denial of a motion for judgment as a matter of law if no reasonable jury could have found infringement under the proper claim construction." *800 Adept, Inc. v. Murex Sec., Ltd.*, 539 F.3d 1354, 1366 (Fed. Cir. 2008); *Finisar Corp. v. DirecTV Grp., Inc.*, 523 F.3d 1323, 1333 (Fed. Cir. 2008). Moreover, "[i]f no reasonable jury could have found infringement under the proper claim construction, this court may reverse a district court's denial of JMOL without remand." *Id.* 

# B. The District Court Erred in Declining To Construe "Entire Oscillator" To Reflect the Disclaimers the '336 Patent Applicants Made During Prosecution.

The district court's construction of "entire oscillator," although incomplete, correctly recognized that the applicants had disclaimed certain subject matter during prosecution of the '336 patent. The district court held that the "entire oscillator" term is "properly understood to exclude any external clock used to generate a signal." (A0011.) HTC does not disagree with this holding to the extent it comports with the part of the prosecution history it reflects. But the district court legally erred in declining to clarify for the jury the meaning of this exclusion and capture the full scope of the disclaimers made by the applicants during prosecution. The '336 patent applicants repeatedly emphasized that the "entire oscillator" is not simply a self-generating oscillator that does not require an external (off-chip) clock to generate a clock signal. Another essential characteristic of the "entire oscillator" emphasized by the applicants was its ability to provide a frequency not constrained or otherwise determined by an input control signal from an external (off-chip) clock or a command input.

This Court's rules governing claim construction are well-established. In construing claims, this Court looks primarily to the "intrinsic" evidence including

#### Case: 14-1076 Document: 33 Page: 48 Filed: 06/27/2014

the language of the claims, the specification, and the prosecution history. *See generally Phillips v. AWH Corp.*, 415 F.3d 1303 (Fed. Cir. 2005) (*en banc*). Claim construction is an issue of law for the court to decide. *O2 Micro Int'l. Ltd. v. Beyond Innovation Tech. Co.*, 521 F.3d 1351, 1360 (Fed. Cir. 2008). "When the parties raise an actual dispute regarding the proper scope of these claims, the court, not the jury, must resolve that dispute." *Id.* 

"The purpose of consulting the prosecution history in construing a claim is to 'exclude any interpretation that was disclaimed during prosecution."" *Chimie v. PPG Indus., Inc.*, 402 F.3d 1371, 1384 (Fed. Cir. 2005) (citation omitted). "Accordingly, 'where the patentee has unequivocally disavowed a certain meaning to obtain his patent, the doctrine of prosecution disclaimer attaches and narrows the ordinary meaning of the claim congruent with the scope of the surrender."" *Id.* (citation omitted); *see also, e.g., Rheox, Inc. v. Entact, Inc.*, 276 F.3d 1319, 1325 (Fed. Cir. 2002) ("Explicit arguments made during prosecution to overcome prior art can lead to narrow claim interpretations because 'the public has a right to rely on such definitive statements made during prosecution."") (citation omitted).

Although this Court's precedents require that a disclaimer of subject matter be clear and unmistakable, they do not require that an applicant use any particular magic words to effectuate a disclaimer. "Where an applicant argues that a claim possesses a feature that the prior art does not possess in order to overcome a prior art rejection, the argument may serve to narrow the scope of otherwise broad claim language." *Seachange Int'l, Inc. v. C-COR Inc.*, 413 F.3d 1361, 1372-73 (Fed. Cir. 2005); *see also Shire Dev., LLC v. Watson Pharms., Inc.*, 746 F.3d 1326, 1330 (Fed. Cir. 2014) ("[B]y distinguishing the claimed invention over the prior art, an applicant is indicating what the claims do not cover [and] he is by implication surrendering such protection.") (quoting *Ekchian v. Home Depot, Inc.*, 104 F.3d 1299, 1304 (Fed. Cir. 1997)).

# 1. The Purpose of the Claimed "Entire Oscillator" Was To Clock a CPU that Operates at the Fastest Safe Frequency.

The '336 patent specification (of over 30 columns) describes various aspects of a microprocessor system, but only three paragraphs of that description (spanning approximately half of one column) actually pertain to the disputed "entire oscillator" limitation. (A0254-55 at 16:43-17:10.) As discussed in section I.A.2 in the Statement of the Facts above, that portion of the specification explains that CPUs are designed to operate over wide variety of PVT parameters. (A0254 at 16:44-47.) Prior art CPUs, according to the specification, suffered from the drawback of being designed to always operate at a rated clock speed that is slow enough to function properly even under the worst case combination of PVT parameters. (A0254 at 16:48-53.) By accounting for the worst case conditions, in other words, prior art designs do not take advantage of the full performance potential of the microprocessor. (A4571.) The '336 patent sought to address this perceived problem by providing a microprocessor system in which the oscillator was "fabricated on the same silicon chip as the rest of the microprocessor **50**," which includes the CPU **70**. (A0254 at 16:57-58.) According to the '336 patent, the on-chip oscillator is thus exposed to the same PVT parameters as the CPU. (A0254-A0255 at 16:67-17:2.) "This allows the microprocessor to operate at its fastest safe operating speed, given its manufacturing process or changes in its operating temperature or voltage." (A4570-71.) The '336 applicants amplified these points during prosecution in an attempt to distinguish the prior art.

# 2. The District Court's Construction Erroneously Failed to Include Applicants' Disclaimer of an Oscillator that Relies on an External (Off-Chip) Clock Signal To Determine the Oscillator's Frequency.

As fully discussed in section **I.A.3** in the **Statement of Facts** above, the Examiner rejected the proposed claims based primarily on the Sheets and Magar references. The applicants repeatedly distinguished these references by arguing that the claimed on-chip "oscillator" did not rely on a command input or an external (off-chip) clock to determine the frequency of the on-chip oscillator. The applicants emphasized that the purpose of the claimed invention was instead to provide an on-chip oscillator whose frequency would automatically vary in response to variations in manufacturing process or operating parameters such as

temperature and voltage. (A1177.) An on-chip oscillator whose frequency depends on a control signal to determine its frequency would defeat this purpose.

As this Court has made clear, "[t]he public notice function of a patent and its prosecution history requires that a patentee be held to what he declares during the prosecution of his patent." *Springs Window Fashions LP v. Novo Indus., L.P.*, 323 F.3d 989, 995 (Fed. Cir. 2003). The district court acknowledged the applicants' disclaimers regarding frequency control when it articulated the issue for trial as "whether HTC's products contain an on-chip ring oscillator that is selfgenerating and <u>does not rely on an input control to determine its frequency</u>." (A0011 (emphasis added).) But the district court's construction never gave the jury the tools to resolve this infringement question at trial because the incomplete construction did not capture the fact that the frequency of an "entire oscillator" may not depend on an external (off-chip) clock or a command input.

The district court's incomplete construction enabled TPL to argue to the jury that there was a difference between (a) an external clock used to perform the *actual* generation of the CPU clock signal, and (b) an external clock used to regulate or adjust the frequency at which the CPU clock signal is generated. According to TPL, only the former was excluded by the district court's construction, while the latter was not. This argument was misleading because, as the applicants' disclaimers made clear, a clock signal is generated at a frequency

and is defined by its frequency. Generation of the clock signal, and the frequency at which the clock signal is generated, are interrelated and inseparable concepts, but the district court's construction enabled TPL to misleadingly separate those concepts in its arguments to the jury.

This point was recognized in a parallel infringement action brought by TPL in the International Trade Commission ("ITC") against HTC and several other respondents. The ITC rejected TPL's infringement claim under the '336 patent by finding that, among other things, the accused products did not satisfy the "entire oscillator" limitation. The ITC expressly rejected the distinction TPL argued to the jury in the instant case by observing that the process of generating a clock signal "includes more than simply delivering sufficient power to enable the oscillator to oscillate." (Request for Judicial Notice (filed herewith), Ex. A, at 30.) It correctly observed that "the process of setting the frequency of a clock signal and generating a clock signal are inseparable, because a clock signal must have a frequency, since it[s] sole purpose is to provide a frequency for timing the operations of devices." (Id.)<sup>17</sup>

For all of the reasons in section **I.A.3** in the **Statement of Facts** above, the district court erred in failing to construe the "entire oscillator" limitation as

<sup>&</sup>lt;sup>17</sup> TPL did not appeal the ITC's ruling of no infringement to this Court, and the time for doing so has passed.

excluding an oscillator whose frequency is determined by an input control, whether taking the form of the "command input" in Sheets or the external crystal clock in Magar.

## C. No Reasonable Jury Could Find Literal Infringement of Any Accused HTC Product Under the Correct Construction of "Entire Oscillator."

As explained in section **I.A.3** in the **Statement of Facts** above, the '336 patent applicants repeatedly distinguished their invention from prior art microprocessors with oscillators whose frequency was controlled by a command input or an external crystal clock. But in the district court, TPL based its infringement claims against HTC's products upon their accused microprocessors that operate in precisely the same way that the '336 patent applicants criticized and disavowed during prosecution. As this Court has made clear, "[a] patentee may not state during prosecution that the claims do not cover a particular device and then change position and later sue a party who makes that same device for infringement." *Springs Window Fashions, LP*, 323 F.3d at 995. But this is exactly what TPL has done here.

This Court has made clear that "[i]f no reasonable jury could have found infringement under the proper claim construction, this court may reverse a district court's denial of JMOL without remand." *Finisar Corp.*, 523 F.3d at 1333. This is such a case. As explained in section **I.B** in the **Statement of the Facts** above,

TPL's counsel conceded both before and after the trial that if "entire oscillator" is construed as excluding an oscillator whose frequency was determined by an external crystal, HTC's products would not infringe the '336 patent. (A7281-82 at 43:17-44:1 (before trial); A9153-54 at 16:25-17:3 (reiterating after trial: "I said [before trial], if what [the court's] construction means in the summary judgment order is that an external clock or an external crystal can't be used ... for frequency regulation, then I lose and we shouldn't go to trial.").) The evidence at trial confirms TPL's concession.

As explained in section **I.C** in the **Statement of the Facts** above, it is undisputed that the microprocessor chips in all of HTC's accused products include a Phase Locked Loop ("PLL") that controls the accused oscillator's frequency according to a formula similar to the following one:

# 5.1 Output Frequencies

The PLL output clock frequency is given by:  $f_{\rm CLK} = f_{\rm TCXO} * L * 2$ 

(A9073.) The formula establishes that the output frequency of the on-chip oscillator ( $f_{CLK}$ ) equals the frequency of the external crystal clock ( $f_{TCXO}$ ), multiplied by the command input value "L," and then multiplied by 2. (A8042-49 at 742:24-749:6.)

#### Case: 14-1076 Document: 33 Page: 55 Filed: 06/27/2014

As TPL's counsel recognized, therefore, it is undisputed that all HTC products contain an oscillator whose frequency is determined based on the frequency of an external crystal clock ( $f_{TCXO}$ ). The oscillator in HTC products also relies on a selectable command input value (L) to determine its frequency. Because the claimed "entire oscillator" is properly construed as excluding an oscillator whose frequency is controlled in this manner, HTC's accused products do not meet the "entire oscillator" limitation. No reasonable jury could find, based on the undisputed evidence, that HTC's accused products infringe under the correct construction of the "entire oscillator" limitation. This Court should accordingly reverse the district court's denial of JMOL and direct the district court to enter judgment of non-infringement for HTC.

## D. No Reasonable Jury Could Find Infringement of HTC's Accused Products Even Under the District Court's Incomplete Construction.

The district court construed "entire oscillator" as excluding only an oscillator that uses an external clock to generate the signal used to clock the CPU, but declined to further specify that the "entire oscillator" may not rely on an input control to determine its frequency. Even if this Court concludes that the district court was correct in not incorporating the latter requirement into its construction, judgment as a matter of law was still required because the evidence at trial established non-infringement of all accused HTC products.

The district court's construction of the "entire oscillator" limitation stated that an external clock may not be "used" to generate the signal used to clock the CPU." (A0078.002.) But all HTC accused products use an external crystal clock for this precise purpose. As explained in the previous section, the clocking signal in all HTC accused products comes from an on-chip PLL that outputs a clocking signal that is defined by a precise mathematical formula that includes the frequency of the external (off-chip) crystal clock. TPL conceded as much in closing argument, asserting that the external crystal clock is "used to limit or regulate the speed of the clock signal that is generated by the ring oscillator." (A8854 at 1551:16-18 (emphasis added).) Because that external clock is indisputably "used" in generating the signal used to clock the CPU (of which the frequency is an inherent part during generation), HTC's accused products fall squarely within the type of devices excluded by the district court's construction of "entire oscillator." Because no reasonable jury could find infringement of HTC's products, even under the district court's incomplete construction, this Court should reverse the district court's denial of JMOL and direct the district court to enter judgment for HTC.

## II. ARGUMENT FOR TPL'S APPEAL ON THE '890 PATENT

## A. Standard of Review

TPL appeals the district court's grant of summary judgment of absolute intervening rights on the '890 patent. TPL's appeal first challenges the district court's decision to even consider HTC's intervening rights argument on summary judgment. This Court has reviewed this procedural decision for abuse of discretion. *See Ultra-Precision Mfg., Ltd. v. Ford Motor Co.*, 411 F.3d 1369, 1376 (Fed. Cir. 2005).<sup>18</sup> This Court reviews the substantive merits of the district

<sup>&</sup>lt;sup>18</sup> This Court's decision in *Ultra-Precision* involved the Sixth Circuit law. HTC has not located any Ninth Circuit authority setting forth the standard of review when a district court considers an affirmative defense raised for the first time on a dispositive motion. Other circuits, however, review such a decision for abuse of discretion. *See, e.g., Ultra-Precision,* 411 F.3d at 1376 (applying Sixth Circuit law); *Levy Gardens Partners 2007, L.P. v. Commonwealth Land Title Ins. Co.,* 706 F.3d 622, 633 (5th Cir. 2013); *Sanders v. Dep't of Army,* 981 F.2d 990, 991 (8th Cir. 1992) (*per curiam*). HTC believes that Ninth Circuit law is consistent with an abuse of discretion standard here for at least two reasons.

First, the district court's decision to allow an affirmative defense to be considered on summary judgment has substantially the same effect as allowing an amendment to HTC's answer under Federal Rule of Civil Procedure 15(b), which would be reviewed for abuse of discretion under Ninth Circuit law. *See, e.g., C.F. ex rel. Farnan v. Capistrano Unified Sch. Dist.*, 654 F.3d 975, 983 (9th Cir. 2011) ("[R]equests for leave to amend an answer are reviewed for abuse of discretion."). There is no reason to apply a different standard of review here given that the district decision was tantamount to allowing HTC to amend its answer at the time it filed its motion for summary judgment.

Second, the Ninth Circuit consistently applies the abuse of discretion standard to procedural issues incident to summary judgment rulings. *See, e.g., Wong v. Regents of Univ. of Cal.*, 410 F.3d 1052, 1060 (9th Cir. 2005) ("Rulings regarding evidence made in the context of summary judgment are reviewed for an abuse of

court's grant of summary judgment *de novo. Brain Life, LLC v. Elekta Inc.*, 746 F.3d 1045, 1052 (Fed. Cir. 2014).

# B. The District Court Did Not Abuse Its Discretion or Commit Clear Error in Finding that HTC Could Raise Absolute Intervening Rights on Summary Judgment.

TPL contends that the district court erred in allowing HTC to raise an absolute intervening rights defense on summary judgment. Under Ninth Circuit law, however, a party may raise an affirmative defense for the first time in a motion for summary judgment so long as the timing of the assertion does not prejudice the opposing party. *See, e.g., Panaro v. City of N. Las Vegas*, 432 F.3d 949, 952 (9th Cir. 2005); *Camarillo v. McCarthy*, 998 F.2d 638, 639 (9th Cir. 1993) ("In the absence of a showing of prejudice, however, an affirmative defense may be raised for the first time at summary judgment."); *Rivera v. Anaya*, 726 F.2d 564, 566 (9th Cir. 1984) ("Our circuit liberalized the requirement that affirmative defenses be raised in a defendant's initial pleading ...."); *see also Stored Value Solutions, Inc. v. Card Activation Techs., Inc.*, 499 F. App'x 5, 7 (Fed. Cir. 2012) (district court properly considered written description defense raised for the first

discretion."); *Pickern v. Pier 1 Imports (U.S.), Inc.*, 457 F.3d 963, 968-69 (9th Cir. 2006) (abuse of discretion standard applied to district court decision to exclude expert testimony as untimely on summary judgment); *Michelman v. Lincoln Nat'l Life Ins. Co.*, 685 F.3d 887, 892 (9th Cir. 2012) (abuse of discretion standard applied to district court's decision on whether to continue summary judgment motion to allow further discovery). HTC believes that an abuse of discretion standard should therefore apply.

time on summary judgment because defense was based on claim limitations added during reexamination completed after the filing of the suit).

The district court here did not abuse its discretion in allowing HTC to assert a defense of absolute intervening rights on summary judgment. The district court's decision was predicated on a factual finding that TPL had failed to show prejudice to bar HTC's defense as required by Ninth Circuit law. (*See* A0018-19 at 18:23-19:2.) The district court noted that "TPL does not, for example, articulate the discovery it might have otherwise taken had HTC promptly moved to amend its answer in 2011." (*Id.* at 18:24-19:2.) TPL's argument before the district court regarding prejudice, in fact, amounted to nothing more than a bare assertion that "allowing HTC to raise this affirmative defense for the first time on summary judgment would ... unfairly prejudice TPL." (A6171 at 7:5-6.) The district court did not abuse its discretion in concluding that TPL was not prejudiced by the assertion of intervening rights on summary judgment.

Nor could TPL credibly have claimed any prejudice or unfair surprise. As explained in Section **II.A** of the **Statement of the Facts** above, HTC notified TPL of the intervening rights issue at multiple points early in the litigation. TPL had clear notice that HTC intended to raise intervening rights after the issuance of the reexamination certificate. (A0328.007 at 6:20-28; *see also* A0328.029 at 3 n.2.)<sup>19</sup>

TPL's opening brief asserts, for the first time on appeal, that it would have taken further discovery to oppose summary judgment based on intervening rights, and therefore, was prejudiced. (TPL Op. Br. at 8-9, 12-16.) But TPL did not present any of those arguments to the district court, and therefore, cannot raise them on appeal. *See Fresenius USA, Inc. v. Baxter Int'l, Inc.,* 582 F.3d 1288, 1296 (Fed. Cir. 2009) ("If a party fails to raise an argument before the trial court, or presents only a skeletal or undeveloped argument to the trial court, we may deem that argument waived on appeal, and we do so here."). TPL's arguments concerning prejudice are meritless, however, even if considered.

The lack of prejudice to TPL is underscored by the purely legal nature of the absolute intervening rights issue. The intervening rights issue turns on a straightforward question of whether the scope of the asserted claims substantively changed during the reexamination – a purely legal question of claim construction.

<sup>&</sup>lt;sup>19</sup> TPL asserts that HTC stated in briefing to the district court that the scope of the original and reexamined claims in the '890 patent was identical. (Principal Brief for Defendants-Appellants Technology Properties Limited, *et al.* ("TPL Op. Br."), Case Nos. 14-1076, -1317, Doc. No. 27, at 15.) This is untrue. HTC repeatedly argued that the reexamined claims were narrower. (*See, e.g.*, A0413 at 10:3-4 ("[T]he new claims introduce narrowing limitations that will require additional analysis to locate those limitations in the prior art."); *see also* A0409 at n.2 ("[HTC] does not concede that the newly issued claims have the same scope as the original claims, *but rather, contends that the new claims are narrower.*" (emphasis added).)

*Laitram Corp. v. NEC Corp.*, 163 F.3d 1342, 1346-47 (Fed. Cir. 1998). HTC's motion presented only a question of claim construction, not a factual issue that would have required any discovery.<sup>20</sup> Finally, TPL fully briefed the merits of the intervening rights issue in the opposition brief it filed with the district court, which included a lengthy expert declaration. TPL had a full and fair opportunity to present its response. The district court did not abuse its discretion in considering HTC's intervening rights arguments.

# C. The District Court Correctly Found that TPL Substantively Changed the Scope of the '890 Patent During Reexamination.

As discussed above, the '890 patent was involved in an *ex parte* reexamination. That reexamination resulted in the addition of a new independent claim (claim 11) that added a narrowing additional limitation not present in the original claim it replaced (claim 1), which was found unpatentable and cancelled. As shown below, the district court correctly determined that the new limitation added by TPL substantively changed the scope of the claims.

<sup>&</sup>lt;sup>20</sup> Moreover, if TPL sincerely believed that it needed further discovery to oppose HTC's motion, as it suggests for the first time on appeal, it could have asked the district court to postpone HTC's motion as authorized under Federal Rule of Civil Procedure 56(d) to allow TPL to conduct such discovery. *See* Fed. R. Civ. P. 56(d) (authorizing district court to "allow time to obtain affidavits or declarations or to take discovery" to oppose summary judgment). Because TPL failed to make any such a request to the district court, it cannot be heard to complain on appeal that it was deprived of discovery needed to oppose HTC's motion.

Under the doctrine of absolute intervening rights in 35 U.S.C. § 307(b), "[u]nless a claim granted or confirmed upon reexamination is *identical to an original claim*, the patent can not be enforced against infringing activity that occurred before issuance of the reexamination certificate." *Bloom Eng'g Co. v. N. Am. Mfg. Co.*, 129 F.3d 1247, 1250 (Fed. Cir. 1997) (emphasis added). "'Identical' does not mean verbatim, but means at most without substantive change." *Id.* Because all asserted claims of the '890 patent underwent "substantive change" during reexamination, the district court's decision was correct and should be affirmed.

The '890 patent issued on June 25, 1996 with ten originally-issued claims, with claim 1 being the sole independent claim. (A0316-17.) In January 2009, an *ex parte* reexamination request was filed against the '890 patent, which was initiated by the Patent Office in April 2009. (A0328.012-.025 (Order Granting/Denying Request for *Ex Parte* Examination) at A0328.014.) More than two years later, on March 1, 2011, the Patent Office issued an *ex parte* reexamination certificate canceling claims 1-4 and adding new claims 11-20. (A0318; A0328.) After the reexamination certificate issued, TPL amended its infringement contentions in the district court to assert new claims 11, 12, 13, 17 and 19 against HTC and to add additional accused HTC products. (A0076.) Claim 11 was the sole independent claim asserted by TPL, and thus, the focus of the district court's analysis.

During the reexamination, TPL added claim 11 by copying the language

from claim 1 but adding a new limitation to overcome the prior art. Claim 11 as

issued from the reexamination reads (new limitation shown in bold underlining):

A microprocessor, which comprises a main central processing 11. unit and a separate direct memory access central processing unit in a single integrated circuit comprising said microprocessor, said main central processing unit having an arithmetic logic unit, a first push down stack with a top item register and a next item register, connected to provide inputs to said arithmetic logic unit, an output of said arithmetic logic unit being connected to said top item register, said top item register also being connected to provide inputs to an internal data bus, said internal data bus being bidirectionally connected to a loop counter, said loop counter being connected to a decrementer, said internal data bus being bidirectionally connected to a stack pointer, return stack pointer, mode register and instruction register, said stack pointer pointing into said first push down stack, said internal data bus being connected to a memory controller, to a Y register of a return push down stack, an X register and a program counter, said Y register, X register and program counter providing outputs to an internal address bus, said internal address bus providing inputs to said memory controller and to an incrementer, said incrementer being connected to said internal data bus, said direct memory access central processing unit providing inputs to said memory controller, said memory controller having an address/data bus and a plurality of control lines for connection to a random access memory.

(A0328 (emphasis added).) As shown above, TPL added the limitation, "said

stack pointer pointing to said first push down stack," to claim 11.

The addition of this new limitation came in response to a Final Rejection in which the Examiner rejected original claim 1 (and other claims) based on a number of prior art references. TPL responded by adding new claims 11-20 and making various arguments about its original claims. (A6036-55.)

The Examiner subsequently relied on this new additional language, "said stack pointer pointing to said push down stack," to draw clear distinctions between original claim 1 and new claim 11. He issued an Advisory Action on August 12, 2010 (A6057-71) maintaining the rejection of claim 1 but indicating that claim 11 would be confirmed. (*See* A6067-68.) He observed that unlike newly-added claim 11, "the current language of claim 1 does not require that a stack pointer **points to the push-down stack.** ... Thus, there is no function claimed for the 'stack pointer', only that a stack pointer is bidirectionally connected to an internal bus." (A6065 (bold in original).)

The Examiner subsequently conducted a telephone interview with TPL's representative in which TPL authorized an examiner's amendment cancelling claim 1. (*See* A6073-83 (Notice of Intent To Issue Reexamination Certificate, at A6076).) In that same amendment, the Examiner found claim 11 patentable over the prior art, stressing the importance of the newly-added claim limitation:

The closest prior art of record, being the May '948 reference does teach of using a push down stack. However, the May '948 reference does not expressly describe a stack pointer that points "into said first push down stack". With this feature, which was added in the Patent Owner's amendment dated 6/29/2010, claim 11 is deemed patentable.

(A6082.) This reexamination record leaves no doubt that the limitation added during the reexamination, "said stack pointer pointing to said push down stack," substantively changed the scope of the claims. The Reexamination Certificate for the '890 patent issued on March 1, 2011, and as such, TPL cannot recover for any alleged infringement prior to that date.

In determining whether there has been a substantive change during reexamination, a court analyzes "the claims of the original and the reexamined patents in light of the particular facts, including the prior art, the prosecution history, other claims, and any other pertinent information." *Laitram Corp.*, 163 F.3d at 1347. The court in *Laitram* observed that although there is no *per se* rule defining when an amendment is substantive, "<u>it is difficult to conceive of many situations in which the scope of a rejected claim that became allowable when amended is not substantively changed by the amendment." *Id.* at 1348 (emphasis added). It is even more difficult to conceive of such a situation here considering that the newly-added claim language was the *sole* basis for allowance of the amended claims in reexamination.</u>

TPL nonetheless now tries to argue that the additional limitation in claim 11 was meaningless and did nothing more than capture requirements that were inherent, implicit, or obvious in the originally-issued claim 1. TPL's arguments are based largely on extrinsic evidence in the form of expert testimony

55

from Dr. Oklobdzija (TPL Op. Br. at 20-22 (citing A6546-47 at ¶¶ 56-58)), not the intrinsic record of the '890 reexamination. This Court's precedents make clear that this extrinsic evidence is entitled to little or no weight in the claim construction question presented here. *See, e.g., Bell & Howell Document Mgmt. Prods. Co. v. Altek Sys.*, 132 F.3d 701, 706 (Fed. Cir. 1997).

A straightforward evaluation of the claims before and after the reexamination confirms that TPL's amendments narrowed the claims. Original claim 1 recited a "stack pointer" within the larger phrase: "said internal data bus being bidirectionally connected to a stack pointer." (A0316.) This "stack pointer" was not referenced anywhere else in the claim. Claim 1 did not, for example, require the "stack pointer" to point to any particular stack or be used in any specific way – or at all. The claim merely required the presence of "a stack pointer" and imposed one requirement on it – that it be "bidirectionally connected" to "said internal data bus." New claim 11, on the other hand, narrowed the claim by imposing a further requirement of "said stack pointer pointing to said first push down stack," which was plainly not required by the language of original claim 1.

TPL argues that this new limitation merely clarified an already-present requirement because, according to TPL, "stack pointer" of original claim 1 necessarily had to point to the "first push down stack." TPL reasons that the only

56

other stack recited in the claim is a separately-recited "return stack," which has its own "return stack pointer." The gist of TPL's argument, therefore, is that the "stack pointer" could not have pointed anywhere but the "first push down stack."

The flaw in TPL's argument is that nothing in the claim restricted the claimed microprocessor to only the recited "first push down stack" and the "return stack." Original claim 1 used a "comprising" transitional phrase and therefore did not exclude a microprocessor having additional push down stacks beyond those recited in the claim. *See, e.g., CollegeNet, Inc. v. ApplyYourself, Inc.*, 418 F.3d 1225, 1235 (Fed. Cir. 2005) (holding that transitional phrase "comprising" is "inclusive or open-ended and does not exclude additional, unrecited elements or method steps.") (citation omitted). Original claim 1 could therefore have covered a microprocessor having two, three, or even ten push down stacks. The original claim would have been satisfied with a "stack pointer" that pointed to any one of those stacks.

The '890 specification confirms that a microprocessor in accordance with the alleged invention could in fact include multiple push down stacks, including at least a "first push down stack" and a separate "second push down stack." (A0302 at 3:4-15 (describing "first push down stack" (at 3:5-6) and "second push down stack" (at 3:13-14)).) TPL concedes that the specification discloses this "second push down stack," but attempts to diminish it by arguing that "[w]hile the

#### Case: 14-1076 Document: 33 Page: 68 Filed: 06/27/2014

specification discusses a second push down stack, a second push down stack is not an element of any of the original or reexamined claims." (TPL Op. Br. at 22.) But this does not matter because, as explained above, original claim 1 was a "comprising" claim that did not exclude the second stack.

Because the "stack pointer" element of original claim 1 was silent as to where it pointed, it would have been satisfied by pointing into the recited "first push down stack" <u>or</u> one or more other push down stacks employed in an accused system. But TPL's amendment excluded such a system by expressly requiring that the recited "stack pointer" point to only "the first push down stack." This amendment substantively narrowed the scope of the claim by causing it to no longer cover a microprocessor that would have been covered by the claim prior to reexamination. *See Laitram*, 163 F.3d at 1346. The district court was therefore correct in finding absolute intervening rights.

As explained in section **II.C** of the **Statement of Facts** above, TPL stipulated to judgment on the '890 patent because the district court's intervening rights ruling precluded liability for all HTC products accused of infringing the '890 patent. (A7223.001-05, A7199-200.) If this Court affirms the district court's ruling on intervening rights, therefore, it disposes all claims under the '890 patent and renders it unnecessary to consider TPL's arguments concerning the claim construction of "separate direct memory access central processing unit." (A1048.)

## D. The District Court Correctly Construed "Direct Memory Access Central Processing Unit" (DMA CPU) in the '890 patent.

The '890 patent purports to describe aspects of the specialized microprocessor architecture intended to allow faster access to certain memory locations. Claim 11, the only independent claim of the '890 patent following the reexamination, <sup>21</sup> recites "[a] microprocessor, which comprises a main central processing unit and **a separate direct memory access central processing unit** in a single integrated circuit ....." (A0328, Claim 11 (emphasis added).) TPL's brief uses the shorthand phrase, "separate DMA CPU" to identify this term.

The term "direct memory access" or "DMA" is a well-known memory accessing method in the prior art for improving the efficiency of computer systems.<sup>22</sup> DMA allows certain subsystems or components within a computer (such as a disk drive or other device) to transfer data to memory without the main CPU having to perform the actual data transfer, allowing the CPU to perform other tasks.

TPL's appeal focuses on the distinction between two different types of DMA devices – the prior art "DMA controller" and the allegedly inventive "DMA

<sup>&</sup>lt;sup>21</sup> As discussed, claim 1 was canceled in the reexamination, and new claim 11 was added with the additional, narrowing limitation.

<sup>&</sup>lt;sup>22</sup> See, e.g., A1433-42 (A1440 at ¶ 44 ("DMA is well known in the art. ... It would have been obvious to a person of ordinary skill in the art to incorporate a DMA ... because that would render [the] system more efficient."))

CPU" described and claimed in the '890 patent. The specification acknowledges that conventional "DMA controllers can provide routine handling of DMA requests and responses, but some processing by the main central processing unit (CPU) of the microprocessor is required." (A0301 at 1:55-58.) The specification identifies as an object of the invention a processor "in which DMA does not require use of the main CPU during DMA requests and responses and which provides very rapid DMA response with predictable response times." (A0301 at 2:2-5.) The '890 patent purports to address these perceived issues through a "separate direct memory access central processing unit" ("separate DMA CPU"). As explained in the specification: "The DMA CPU 72 controls itself and has the ability to fetch and execute instructions. It operates as a co-processor to the main CPU 70 (FIG. 2) for time specific processing." (A0304 at 8:22-24.) The district court thus construed "separate DMA CPU" as:

a central processing unit that accesses memory and that fetches and executes instructions directly and separately of the main central processing unit.

(A0063.)

The district court's construction comports with the specification and claim language of the '890 patent. The claim language itself recites "a **separate** direct memory access central processing unit" that is "separate" in the sense that it is distinct from the main CPU recited in the claim. As shown below, the construction

60

also properly reflects the fact that a "DMA CPU" is a "CPU" and, therefore, capable of fetching and executing instructions.

# 1. The District Court's Construction Properly Excludes the "DMA Controller" of the Prior Art.

TPL contends that the district court's construction of "DMA CPU" was erroneous because it excludes the "DMA controllers" discussed as prior art in the '890 patent. But the exclusion of DMA controllers from the claims was a direct result of the plain language the applicants chose when they drafted the claims. As explained above, the specification draws a clear distinction between the "DMA CPU" of the alleged invention and the "DMA controller" of the prior art. But the claim language itself recites only the "separate DMA CPU," not a DMA controller. Had the applicants intended to cover the distinct and separately-disclosed DMA controller, they could have recited a DMA controller in the claim.

The district court's construction also properly incorporates the component word "CPU" within the "DMA CPU" claim term. The district court correctly recognized that "a person of ordinary skill in the art would understand 'CPU' to mean a unit of a computing system that fetches, decodes, and executes programmed instructions," and that "the inventors use the term CPU consistently with its plain and ordinary meaning." (A0035 at 12:5-9; *see also* A0062-63.) TPL conceded that the ability to fetch and execute instructions defined the differences between the claimed DMA CPU and prior art DMA controllers when it told the

district court: "This 'more traditional DMA controller' is one that functions more as a **traditional** state machine, **without the ability to fetch its own instructions that characterizes a CPU**." (A0755 at 9:24-26 (emphasis added).) In other words, the claimed DMA <u>CPU</u>, unlike a conventional DMA controller, has the ability to fetch and execute instructions. The district court's construction properly reflects and incorporates this distinction.

TPL relies on two embodiments in the specification to suggest that the patent describes a DMA CPU and DMA controller interchangeably (*e.g.*, TPL Op. Br. at 6-7, 25-27), but TPL is wrong.<sup>23</sup> Figure 9 of the '890 patent shows "a layout diagram of a second embodiment of a microprocessor" that has a "DMA CPU 314." (A0302 at 4:61-63; A0290 at Fig. 9.) A separate passage appearing eight columns later in the specification describes a different and unclaimed embodiment in which "the DMA processor **72** of the microprocessor **50** has been replaced with a more traditional DMA controller **314**." (A0306 at 12:62-65.) That later passage

<sup>&</sup>lt;sup>23</sup> "While ... a patentee can act as his own lexicographer to specifically define terms of a claim contrary to their ordinary meaning, <u>the written description in such</u> <u>a case must clearly redefine a claim term</u> .... <u>Absent an express intent to impart a</u> <u>novel meaning, claim terms take on their ordinary meaning</u>." Elekta Instrument S.A. v. O.U.R. Sci. Int'l, 214 F.3d 1302, 1307 (Fed. Cir. 2000) (internal quotation and citation omitted) (emphasis added). As the district court has twice found, the specification of the '890 patent does not support a different meaning for "CPU" in the "DMA CPU" phrase. See A0035 ("In the written description, the inventors use the term CPU consistently with its plain and ordinary meaning."); see also A0062 ("Thus where the patent claims a DMA CPU, it means a DMA CPU and not a DMA controller.").

makes no reference to Figure 9 or the DMA CPU described earlier in the specification, and in fact, actually supports the district court's construction. By disclosing an alternative system in which a DMA CPU has been "**replaced** with a more traditional DMA controller 314" (*id.* (emphasis added)), the specification actually provides further support for a DMA CPU being **different** from a DMA controller.

TPL's assertion that HTC's construction would exclude a preferred embodiment is similarly without merit. The Federal Circuit has repeatedly recognized that a specification can disclose subject matter not covered by the claims. See TIP Sys., LLC v. Phillips & Brooks/Gladwin, Inc., 529 F.3d 1364, 1373 (Fed. Cir. 2008) ("Our precedent is replete with examples of subject matter that is included in the specification, but is not claimed."). "Therefore, the mere fact that there is an alternative embodiment disclosed in the [patent-in-suit] that is not encompassed by [a proposed] claim construction does not outweigh the language of the claim, especially when [that] construction is supported by the intrinsic evidence." Id. Because the specification describes the separate DMA CPU as an improvement and replacement over the conventional DMA controller, it makes sense that the claims exclude the DMA controller. TPL's construction improperly seeks to lay claim over the DMA controller that the specification distinguishes from the claimed separate DMA CPU.

# 2. The District Court Properly Rejected TPL's Argument Based on the Restriction Requirement.

The Patent Office issued a restriction requirement (A2171-74) on August 31, 1992 in the parent application of the '890 patent that later issued as U.S. Patent No. 5,440,749 (the "'749 patent"), another patent-in-suit that had been dismissed before trial. The Patent Office divided the proposed claims into 10 groups (Group I through Group X). TPL argues that the restriction requirement supports its position that "DMA CPU" should be interpreted as including a DMA controller. As shown below, the restriction requirement is entitled to no weight.

Courts have repeatedly given restriction requirements little to no weight in claim construction when, as here, they are unaccompanied by a substantive discussion of the meaning of the disputed claim language. *See, e.g., Honeywell Int'l, Inc. v. ITT Indus., Inc.*, 452 F.3d 1312, 1319 (Fed. Cir. 2006) (assigning little weight to restriction requirement where examiner did not construe the disputed claim term); *Amersham Pharmacia Biotech, Inc. v. Perkin-Elmer Corp.*, No. C 97-CV-4203 CRB, 2000 WL 34204509, at \*15 (N.D. Cal. Feb. 28, 2000) ("A restriction requirement is not a rejection and it cannot be used to controvert the plain language of the claim.").

Nothing in the restriction requirement cited by TPL undermines or even addresses the district court's reasoning. The Patent Office's restriction requirement did not make any reference to the "separate DMA CPU" phrase recited in the '890 patent. TPL cannot identify a single statement by either the Examiner or the applicants regarding the restriction requirement that even references the separate DMA CPU, let alone sheds light on its proper claim construction.

TPL's argument relies on a simple yet irremediably flawed premise—that because Group III recited a DMA "processing unit" that fetches and executes instructions, that subject matter cannot be within the scope of the claims in Group VIII or any of the other Groups. TPL cites no authority to support this theory. A restriction requirement merely indicates that "two or more independent and distinct inventions are claimed in one application." 35 U.S.C. § 121 (2012). Because the scope of an invention is determined by its claims, with all of their limitations, two inventions can recite common limitations yet still qualify as "independent and distinct and distinct inventions" and therefore justify the issuance of a restriction requirement.<sup>24</sup>

<sup>&</sup>lt;sup>24</sup> Indeed, there are multiple instances of overlapping claim limitations in several of the groups established by the restriction requirement. (A2171-74; A2140-59.) For example, the claims in Group VIII that issued as the '890 patent recited a CPU that comprised, among other things, an "arithmetic logic unit" and a "first push down stack." (A2173 at ¶ 22 (defining Group VIII as including claim 48); A2153-54 at claim 48.) But the claims in Group VI, directed to "a CPU having stacks and pointers," recite the same limitations (A2172 at ¶ 20 (defining Group VI as including claim 22); A2163-64 at claim 22 (reciting a CPU with an "arithmetic logic unit" and a "push down stack")), and so do the claims in Group II (A2172 at ¶ 16 (defining Group II as including claim 6); A2161 at claim 6 (reciting an "arithmetic logic unit" and a "first push down stack").) As another example, the claims in Group VIII recited an internal data bus "bidirectionally connected to a loop counter" that is connected to a "decrementer." (A2173 at ¶ 22 (defining

The fact that Group III recited a DMA "processing unit" that fetches and executes instructions, therefore, does not prevent this subject matter from being covered by the longer and more detailed claims of Group VIII that issued as the '890 patent. The district court properly concluded that the restriction requirement has no bearing on the meaning of the "separate DMA CPU."

# 3. The '890 Reexamination Provides No Basis for Ignoring the "CPU" in the Term "Separate DMA CPU."

TPL also attempts to rely on an *ex parte* reexamination request (A2176-217) filed by the anonymous third party who challenged the '890 patent.<sup>25</sup> TPL claims that the reexamination requester mapped the separate DMA CPU recited in the '890 patent against a conventional DMA controller. (A2186-89.) TPL cites no case law, however, suggesting that statements of an anonymous third-party reexamination requester – which were not adopted by either the patent owner or the Examiner – should carry any weight in claim construction.

TPL does not identify any of its own statements in the reexamination that supposedly support its position on the meaning of "separate DMA CPU." TPL merely asserts that "[a]t no time did the patent owner ever try to distinguish the

<sup>25</sup> HTC was not involved in that reexamination.

Group VIII as including claim 48); A2153-54 at claim 48 (emphasis added).) Group II, however, contains claims that recite this same requirement. (A2172 at  $\P$  16 (defining Group II as including claim 10); A2162 at claim 10 (reciting "a loop counter connected to receive a decrement control signal . . .").)

### Case: 14-1076 Document: 33 Page: 77 Filed: 06/27/2014

prior art" on the basis of the separate DMA CPU. (TPL Op. Br. at 38.) But inaction by the patent owner falls far short of specific statements regarding the scope of its claims. Moreover, as explained above, TPL's decision to avoid distinguishing prior art that disclosed DMA controllers was presumably motivated by its desire to not undermine its infringement theory, which depends on mapping the separate DMA CPU to DMA controllers. TPL's litigation-inspired decision to say nothing about the separate DMA CPU during reexamination provides no evidence relevant to claim construction.

## **CONCLUSION AND STATEMENT OF RELIEF SOUGHT**

This Court should reverse the judgment with respect to the '336 patent in the district court's Amended Judgment (A0148-49) and direct the district court to enter judgment in favor of HTC with respect to the '336 patent.

This Court should affirm the judgment with respect to the '890 patent in the Amended Judgment. *Id.* 

Dated: June 27, 2014

Respectfully submitted,

# **COOLEY LLP**

HEIDI L. KEEFE STEPHEN R. SMITH MARK R. WEINSTEIN KYLE D. CHEN

By: <u>/s/ Heidi L. Keefe</u> Heidi L. Keefe

Attorneys for Plaintiffs-Cross-Appellants HTC CORPORATION and HTC AMERICA, INC.

# ADDENDUM

# ADDENDUM

# **TABLE OF CONTENTS**

# Page

| Order Re: HTC's Motions for Summary Judgment of Non-Infringement<br>and No Willfulness         |           |
|------------------------------------------------------------------------------------------------|-----------|
| Dkt. No. 585, Entered 09/17/13                                                                 | A0001     |
| First Claim Construction Order<br>Dkt. No. 364, Entered 06/12/12                               | A0024     |
| DKt. 110. 504, Entered 00/12/12                                                                | 11002-    |
| Claim Construction Order<br>Dkt. No. 410, Entered 12/04/12                                     | A0047     |
| [Final] Claim Construction Order                                                               |           |
| Dkt. No. 509, Entered 08/21/13                                                                 | A0050     |
| Order Re: Emergency Motion for Addendum to Jury Instructions                                   |           |
| Dkt. No. 607, Entered 09/20/2013                                                               | A0077     |
| Order Granting Emergency Motion for Clarification of Order on<br>Addendum to Jury Instructions |           |
| Dkt. No. 616, Entered 09/23/2013                                                               | A0078.001 |
| Final Jury Instructions                                                                        |           |
| Dkt. No. 646, Entered 09/30/13                                                                 | A0079     |
| Order Denying [Dkt. No.] 647 Motion for Judgment as a Matter of Law                            |           |
| Dkt. No. 651, Entered 10/02/2013                                                               | A0124     |
| Final Verdict Form [Jury Verdict]                                                              |           |
| Dkt. No. 654, Entered 10/03/13                                                                 | A0125     |
| Judgment in a Civil Case                                                                       |           |
| Dkt. No. 655, Entered 10/03/13                                                                 | A0129     |

| )130 |
|------|
|      |
| )145 |
|      |
| )148 |
| )227 |
| ))   |

|          | Case: 14-1076 Document: 33 Pa<br>Case5:08-cv-00882-PSG Document585                            | ge: 82 Filed: 06/27/2014<br>Filed09/1//13 Page1 of 23                                                      |  |  |
|----------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|
|          |                                                                                               |                                                                                                            |  |  |
| 1        |                                                                                               |                                                                                                            |  |  |
| 2        |                                                                                               |                                                                                                            |  |  |
| 3        |                                                                                               |                                                                                                            |  |  |
| 4<br>5   |                                                                                               |                                                                                                            |  |  |
| 6        |                                                                                               |                                                                                                            |  |  |
| 7        |                                                                                               |                                                                                                            |  |  |
| 8        | UNITED STATES                                                                                 | DISTRICT COURT                                                                                             |  |  |
| 9        | NORTHERN DISTRI                                                                               | ICT OF CALIFORNIA                                                                                          |  |  |
| 10       | SAN JOSE DIVISION                                                                             |                                                                                                            |  |  |
| 11       | HTC CORPORATION AND HTC AMERICA, INC.,                                                        | ) Case No.: 5:08-cv-00882-PSG                                                                              |  |  |
| 12<br>13 | Plaintiffs,<br>v.                                                                             | <ul> <li>ORDER RE: HTC'S MOTIONS FOR</li> <li>SUMMARY JUDGMENT OF</li> <li>NON-INFRINGEMENT AND</li> </ul> |  |  |
| 14       | TECHNOLOGY PROPERTIES LIMITED,                                                                | ) NO WILLFULNESS                                                                                           |  |  |
| 15       | et al.,                                                                                       | ) (Re: Docket Nos. 457, 458)                                                                               |  |  |
| 16       | Defendants.                                                                                   | )                                                                                                          |  |  |
| 17       | Before the court in this patent case are two                                                  | o motions for summary judgment brought by                                                                  |  |  |
| 18       | Plaintiffs HTC Corporation and HTC America, (collectively "HTC"). HTC first moves for "full"  |                                                                                                            |  |  |
| 19<br>20 | summary judgment of non-infringement and no willful infringement of U.S. Patent No. 5,809,336 |                                                                                                            |  |  |
| 20       | ("the '336 patent"). HTC separately moves for pa                                              | artial summary judgment of non-infringement of                                                             |  |  |
| 22       | the '336 patent and U.S. Patent No. 5,530,890 ("t                                             | he '890 patent") and no willful infringement of                                                            |  |  |
| 23       | the '890 patent. On August 13, 2013, the parties                                              | appeared for a hearing. Having considered the                                                              |  |  |
| 24       | papers and arguments of counsel:                                                              |                                                                                                            |  |  |
| 25       | The court DENIES HTC's motion for sun                                                         | nmary judgment of "full" non-infringement of the                                                           |  |  |
| 26       | '336 patent.                                                                                  |                                                                                                            |  |  |
| 27       |                                                                                               |                                                                                                            |  |  |
| 28       |                                                                                               | 1                                                                                                          |  |  |
|          | Case No.: 5:0800882-PSG<br>ORDER                                                              |                                                                                                            |  |  |
| A0001    |                                                                                               |                                                                                                            |  |  |

**United States District Court** For the Northern District of California

# Case: 14-1076 Document: 33 Page: 83 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed: 09/17/13 Page2 of 23

The court DENIES HTC's motion for partial summary judgment of non-infringement of the '336 patent.

The court DENIES HTC's motion for summary judgment of no willful infringement of the '336 patent.

The court GRANTS HTC's motion for partial summary judgment of non-infringement of the '890 patent.

The court GRANTS-IN-PART HTC's motion for partial summary judgment of no willful infringement of the '890 patent.

The court sets forth its reasoning below.

### I. BACKGROUND

HTC Corporation is a Taiwan corporation with its principal place of business in Taoyuan, Taiwan, R.O.C. HTC's subsidiary, HTC America, is a Texas corporation with its principal place of business in Bellevue, Washington. Defendants Technology Properties Limited and Alliacense, Limited ("Alliacense") are California corporations with their principal place of business in Cupertino, California; Patriot Scientific Corporation ("Patriot") is a Delaware corporation with its principal place of business in Carlsbad, California. These defendants – Technology Properties Limited, Alliacense, and Patriot (collectively "TPL") – claim ownership of a family of related microprocessor patents. TPL refers to those patents as the Moore Microprocessor Portfolio patents ("MMP patents"), in recognition of co-inventor Charles Moore's contributions. HTC filed this suit on February 8, 2008, seeking a judicial declaration that four of the MMP patents – U.S. Patent Nos. 5,809,336 ("the '336 patent"), 5,784,584 ("the '584 patent"), 5,440,749 ("the '749 patent"), and 6,598,148 ("the '148 patent") – are invalid and/or not infringed.<sup>1</sup> TPL counterclaimed for

27

Case No.: 5:08--00882-PSG ORDER

**United States District Court** For the Northern District of California

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

28

1

2

<sup>&</sup>lt;sup>1</sup> See Docket No. 1.

# Case: 14-1076 Document: 33 Page: 84 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed: 06/27/2014

infringement of the '336, '749, '148, and '890 patents on November 21, 2008.<sup>2</sup> On April 25, 2008, TPL filed two complaints in the Eastern District of Texas against HTC alleging infringement of the four patents at issue in the pending declaratory judgment action.<sup>3</sup> On June 4, 2008, TPL filed additional patent infringement actions against HTC in the Eastern District of Texas asserting U.S. Patent No. 5,530,890 ("the '890 patent").<sup>4</sup> On July 10, 2008, HTC amended its complaint before this court, adding claims for declaratory relief with respect to the '890 patent.<sup>5</sup> On February 23, 2009 the parallel Texas litigation was dismissed without prejudice following Judge Fogel's decision to deny TPL's Motion to Dismiss, or in the Alternative, to Transfer Venue in the California action.<sup>6</sup> On March 25, 2010, the court accepted the parties' stipulation to dismiss the '584 patent from this litigation.<sup>7</sup> On August 24, 2012, Technology Properties Limited, Patriot, and Phoenix Digital Solutions initiated an International Trade Commission ("ITC") investigation regarding HTC's alleged infringement of the '336 patent.<sup>8</sup> On July 17, 2013, the court accepted the parties' stipulation to dismiss the '148 and '749 patents from this litigation.<sup>9</sup>

The bottom line is that only the '336 and '890 patents remain at issue for the purposes of this litigation.

- A. The '336 Patent
- $\|^2 See \text{ Docket No. 60 at 6-8.}$
- $^{3}$  See Docket No. 16 at 3.
- 21 4 See Docket No. 35 at 5.
  - $^{5}$  See Docket No. 34.

<sup>6</sup> See Docket Nos. 49 (denying motion to dismiss, to transfer venue, and to stay) and 88 (granting motion for leave to file motion for reconsideration and denying motion for reconsideration).

 $^{7}$  See Docket No. 152.

<sup>8</sup> See Docket No. 561-1. Claims 1, 6, 7, 9-11, and 13-16 were asserted in the investigation. On September 6, 2013, Administrative Law Judge James Gildea issued an Initial Determination from in the ITC proceeding holding that HTC did not violate Section 337 of the Tariff Act of 1930. *See id.*

A0003

3

28 9 *See* Docket No. 462.

Case No.: 5:08--00882-PSG ORDER

United States District Court For the Northern District of California 1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

22

# Case: 14-1076 Document: 33 Page: 85 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 85 Filed: 06/27/2014 Page4 of 23

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

The '336 patent issued on September 15, 1998 and describes a microprocessor with an internal variable speed clock, or oscillator, that drives the processor's central processing unit ("CPU"). Traditional microprocessors use external, fixed speed crystals to clock the CPU. A CPU's maximum possible processing capacity depends on process, voltage, and temperature ("PVT parameters"). An external clock must therefore set the timing of the CPU to suboptimal PVT conditions, resulting in waste of the CPU's processing speed under optimal conditions. The internal, variable clock described in the '336 patent claims real-time adjustment of the timing of the CPU by placing the clock on the chip itself. Thus, the CPU can perform optimally under any set of parameters. The microprocessor nevertheless requires a second external clock because devices other than the CPU do not operate at variable speed. TPL claims that HTC's accused products infringe the '336 patent by their internal, variable speed oscillator on their microprocessors. At issue are claims 1, 6, 10, 11, 13, and 16.<sup>10</sup> Claim 1 provides: A microprocessor system, comprising a single integrated circuit including a central processing unit and an entire ring oscillator variable speed system clock in said single integrated circuit and connected to said central processing unit for clocking said central processing unit, said central processing unit and said ring oscillator variable speed system clock each including a plurality of electronic devices correspondingly constructed of the same process technology with corresponding manufacturing variations, a processing frequency capability of said central processing unit and a speed of said ring oscillator variable speed system clock varying together due to said manufacturing variations and due to at least operating voltage and temperature of said single integrated circuit; an on-chip input/output interface connected to exchange coupling control signals, addresses and data with said central processing unit; and a second clock independent of said ring oscillator variable speed system clock connected to said input/output interface, wherein a clock signal of said second clock originates from a source other than said ring oscillator variable speed system clock. Claim 6 provides: A microprocessor system comprising:

<sup>10</sup> Docket No. 494 at 7.

Case No.: 5:08--00882-PSG ORDER 4

#### Case: 14-1076 Document: 33 Page: 86 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 89 Filed09/17/13 Page5 of 23

a central processing unit disposed upon an integrated circuit substrate, said central processing unit operating at a processing frequency and being constructed of a first plurality of electronic devices; an entire oscillator disposed upon said integrated circuit substrate and connected to said central processing unit, said oscillator clocking said central processing unit at a clock rate and being constructed of a second plurality of electronic devices, thus varying the processing frequency of said first plurality of electronic devices and the clock rate of said second plurality of electronic devices in the same way as a function of parameter variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, thereby enabling said processing frequency to track said clock rate in response to said parameter variation; an on-chip input/output interface, connected between said central processing unit and an off-chip external memory bus, for facilitating exchanging coupling control signals, addresses and data with said central processing unit; and an off-chip external clock, independent of said oscillator, connected to said input/output interface wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said oscillator and wherein a clock signal from said off-chip external clock originates from a source other than said oscillator.

Claim 10 provides:

In a microprocessor system including a central processing unit, a method for clocking said central processing unit comprising the steps of: providing said central processing unit upon an integrated circuit substrate, said central processing unit being constructed of a first plurality of transistors and being operative at a processing frequency; providing an entire variable speed clock disposed upon said integrated circuit substrate, said variable speed clock being constructed of a second plurality of transistors; clocking said central processing unit at a clock rate using said variable speed clock with said central processing unit being clocked by said variable speed clock at a variable frequency dependent upon variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, said processing frequency and said clock rate varying in the same way relative to said variation in said one or more fabrication or operational parameters associated with said integrated circuit substrate; connecting an [on chip] on-chip input/output interface between said central processing unit and an off-chip external memory bus, and exchanging coupling control signals, addresses and data between said input/output interface and said central processing unit; and clocking said input/output interface using an off-chip external clock wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said variable speed clock and wherein a clock signal from said off-chip external clock originates from a source other than said variable speed clock.

Claim 11 provides:

A microprocessor system, comprising a single integrated circuit including a central processing unit and an entire ring oscillator variable speed system clock in said single integrated circuit and connected to said central processing unit for clocking said central processing unit, said central processing unit and said ring oscillator

5

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

#### Case: 14-1076 Document: 33 Page: 87 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document:89 Filed09/17/13 Page6 of 23

variable speed system clock each including a plurality of electronic devices correspondingly constructed of the same process technology with corresponding manufacturing variations, a processing frequency capability of said central processing unit and a speed of said ring oscillator variable speed system clock varying together due to said manufacturing variations and due to at least operating voltage and temperatureof said single integrated circuit; an on-chip input/output interface connected to exchange coupling control signals, addresses and data with said central processing unit; and a second clock independent of said ring oscillator variable speed system clock connected to said input/output interface, wherein said central processing unit operates asynchronously to said input/output interface.

Claim 13 provides:

A microprocessor system comprising: a central processing unit disposed upon an integrated circuit substrate, said central processing unit operating at a processing frequency and being constructed of a first plurality of electronic devices; an entire oscillator disposed upon said integrated circuit substrate and connected to said central processing unit, said oscillator clocking said central processing unit at a clock rate and being constructed of a second plurality of electronic devices, thus varying the processing frequency of said first plurality of electronic devices and the clock rate of said second plurality of electronic devices in the same way as a function of parameter variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, thereby enabling said processing frequency to track said clock rate in response to said parameter variation; an on-chip input/output interface, connected between said central processing unit and an offchip external memory bus, for facilitating exchanging coupling control signals, addresses and data with said central processing unit; and an off-chip external clock, independent of said oscillator, connected to said input/output interface wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said oscillator and further wherein said central processing unit operates asynchronously to said input/output interface.

Claim 16 provides:

In a microprocessor system including a central processing unit, a method for locking said central processing unit comprising the steps of providing said central processing unit upon an integrated circuit substrate, said central processing unit being constructed of a first plurality of transistors and being operative at a processing frequency; providing an entire variable speed clock disposed upon said integrated circuit substrate, said variable speed clock being constructed of a second plurality of transistors; clocking said central processing unit at a clock rate using said variable speed clock with said central processing unit being clocked by said variable speed clock at a variable frequency dependent upon variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, said processing frequency and said clock rate varying in the same way relative to said variation in said one or more fabrication or operational parameters associated with said integrated circuit substrate; connecting an on-chip input/output interface between said central processing unit and an off-chip external memory bus,

Case No.: 5:08--00882-PSG ORDER

**United States District Court** For the Northern District of California 1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

6

#### Case: 14-1076 Document: 33 Page: 88 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed09/17/13 Page7 of 23

and exchanging coupling control signals, addresses and data between said input/output interface and said central processing unit; and clocking said input/output interface using an off-chip external clock wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said variable speed clock, wherein said central processing unit operates asynchronously to said input/output interface.

### B. The '890 Patent

The '890 patent first issued on June 25, 1996 and originally included ten claims, nine of which depended from the sole independent claim, claim 1.<sup>11</sup> On January 19, 2009, the '890 patent was subjected to ex parte reexamination.<sup>12</sup> An amended version of the patent emerged on March 1, 2011.<sup>13</sup> The reexamination proceeding resulted in the cancellation of claims 1-4, confirmation of the patentability of claims 5-10, and addition of claims 11-20. At issue in this suit are claims 11, 12, 13, 17, and 19.<sup>14</sup> Claim 11, the amended independent claim on which all of the other claims depend, describes:

A microprocessor, which comprises a main central processing unit and a separate direct memory access central processing unit in a single integrated circuit comprising said microprocessor, said main central processing unit having an arithmetic logic unit, a first push down stack with a top item register and a next item register, connected to provide inputs to said arithmetic logic unit, an output of said arithmetic logic unit being connected to said top item register, said top item register also being connected to provide inputs to an internal data bus, said internal data bus being bidirectionally connected to a loop counter, said loop counter being connected to a decrementer, said internal data bus being bidirectionally connected to a stack pointer, return stack pointer, mode register and instruction register, said stack pointer pointing into said first push down stack, said internal data bus being connected to a memory controller, to a Y register of a return push down stack, an X register and a program counter, said Y register, X register and program counter providing outputs to an internal address bus, said internal address bus providing inputs to said memory controller and to an incrementer, said incrementer being connected to said internal data bus, said direct memory access central processing

<sup>11</sup> *See* Docket No. 458 at 2.

<sup>12</sup> See id.

<sup>13</sup> See id.

<sup>14</sup> See id.

Case No.: 5:08--00882-PSG ORDER

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

A0007

#### Case: 14-1076 Document: 33 Page: 89 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed: 09/17/13 Pages of 23

unit providing inputs to said memory controller, said memory controller having an address/data bus and a plurality of control lines for connection to a random access memory.

During reexamination, the patentee added the phrase "said stack pointer pointing into said first push down stack," which did not appear in claim 1.

#### **II. SUMMARY JUDGMENT STANDARDS**

Summary judgment is appropriate only if there is "no genuine dispute as to any material fact and the movant is entitled to judgment as a matter of law."<sup>15</sup> The moving party bears the initial burden of production by identifying those portions of the pleadings, discovery, and affidavits which demonstrate the absence of a triable issue of material fact.<sup>16</sup> The standard for summary judgment differs depending on whether the moving party bears the burden of persuasion at trial.<sup>17</sup> If the moving party bears the burden of persuasion at trial, that party must present "credible evidence" showing that he is entitled to a directed verdict.<sup>18</sup> The burden of production then shifts to the non-moving party does not bear the burden of persuasion at trial, he can prevail on a motion for summary judgment in two ways: by proffering "affirmative evidence negating an element of the non-moving party's claim," or by showing the non-moving party has insufficient evidence to establish an "essential element of the non-moving party, who must then provide

23 <sup>15</sup> Fed. R. Civ. P. 56(a).

<sup>16</sup> See Fed. R. Civ. P. 56(c)(1); Celotex Corp. v. Catrett, 477 U.S. 317, 323 (1986).

<sup>17</sup> See Celotex Corp., 477 U.S. at 331.

 $^{18}$  Id.

<sup>19</sup> See id.

 $2^{0}$  *Id.* 

Case No.: 5:08--00882-PSG ORDER

A0008

#### Case: 14-1076 Document: 33 Page: 90 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed09/17/13 Page9 of 23

specific facts showing a genuine issue of material fact for trial.<sup>21</sup> In both instances, the ultimate burden of persuasion remains on the moving party.<sup>22</sup> In reviewing the record, the court must construe the evidence and the inferences to be drawn from the underlying evidence in the light most favorable to the non-moving party.<sup>23</sup>

#### **III. DISCUSSION**

### A. HTC's Motion for Summary Judgment of Non-Infringement and No Willful Infringement of the '336 Patent

### 1. Non-Infringement of the '336 Patent

The court first considers HTC's motion for summary judgment of "full" non-infringement of the '336 patent. HTC argues that summary judgment is warranted because when the independent claims of the '336 patent are properly construed, HTC's products do not perform the claimed invention. HTC specifically points to three terms that each appear in two claims: (1) "entire ring oscillator variable speed system clock" (claims 1 and 11), (2) "entire oscillator" (claims 6 and 13), and (3) "an entire variable speed system clock" (claims 10 and 16).

HTC argues as follows. The prosecution history of the '336 patent demonstrates the applicants' repeated and express disclaimer that the claimed timing element – the oscillator or variable speed clock – had any connection to or dependence on a reference signal from an external crystal or other fixed timing piece. To further distinguish the '336 patent, the applicants added the "entire" term to explicitly claim only a timing element that wholly and exclusively appeared with the CPU on the chip. HTC's processors, in contrast, rely on an external crystal timing piece (called

A0009

Case No.: 5:08--00882-PSG ORDER

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

<sup>&</sup>lt;sup>21</sup> See id. at 330; T.W. Elec. Service, Inc. v. Pac. Elec. Contractors Ass'n, 809 F.2d 630, 630 (9th Cir. 1987).

<sup>&</sup>lt;sup>22</sup> See id.

 <sup>28
 &</sup>lt;sup>23</sup> See Anderson v. Liberty Lobby, Inc., 477 U.S. 242, 248 (1986); Matsushita Elec. Indus. Co. v. Zenith Radio Corp., 475 U.S. 574, 587 (1986).

# Case: 14-1076 Document: 33 Page: 91 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed: 09/17/13 Page10 of 23

a phase-locked loop or "PLL"). Unlike the invention, therefore, the timing elements of HTC's processors do not sit entirely on the chip and do not vary with PVT parameters.

TPL responds that HTC improperly seeks reconsideration of this court's previous claim construction. The court properly construed the "entire variable speed system clock" term and this construction should extend to the other three "entire" terms. HTC's additional limitations are not supported by the specification, which does not speak to whether the oscillator or variable speed system clock also could work with an external crystal. As for any disclaimer, the applicants never disclaimed all reliance or reference to an off-chip crystal. Instead, the disclaimer to avoid the Magar reference was to an off-chip oscillator that generated the on-chip clock. As to the Sheets reference, the applicants distinguished their clock reference by pointing out that it was not an on-chip oscillator but rather an off-chip clock, and that off-chip clock required a command input to change its frequency. The oscillator taught by the '336 patent, in contrast, is self-generating on the chip itself and does not require an outside command to change frequency. As to the variation argument, even by HTC's own admission, the on-chip HTC oscillators vary and the PLLs in fact serve to limit that variation. That the net result may be a minimal change in the frequency of the clock is not enough to take HTC's accused products beyond the claim language.

HTC replies that the on-chip oscillator does not "generate" the CPU clock unless it
communicates with the PLL, making the PLL necessary to "generate" the clock – and thereby
outside of the claim language (as construed in light of the disclaimers). HTC further replies that
frequency control in fact is generation of the clock because the oscillator does not begin to run
independently. The PLL controls the oscillator and sets the frequency, which generates the clock.
As to the variation issue, HTC argues that a person of ordinary skill in the art would understand the
de minimis variation experienced by its products as rendering the timing element essentially fixed.

27

28

Case No.: 5:08--00882-PSG ORDER

### A0010

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

# 

The court agrees with HTC that the disputed limitations are properly understood to exclude any external clock used to generate a signal.<sup>24</sup> Nevertheless, there remains a factual dispute whether HTC's products contain an on-chip ring oscillator that is self-generating and does not rely on an input control to determine its frequency. While HTC's expert says that the PLLs generate the clock, TPL's expert counters that the ring oscillators generate the clock and the PLLs merely buffer or fix the frequency.<sup>25</sup> This is a classic factual question that requires a trial to answer.

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

21

#### 2. Willful Infringement of the '336 Patent

To "establish willful infringement, a patentee must show by clear and convincing evidence that the infringer acted despite an objectively high likelihood that its actions constituted infringement of a valid patent."<sup>26</sup> A patentee therefore must establish two elements. First, the patentee must show the accused infringer acted with "objective recklessness." Objective recklessness remains a question of law "predicated on underlying mixed questions of law and fact."<sup>27</sup> The objective recklessness prong "entails an objective assessment of potential defenses based on the risk presented" by the patent which "may include questions of infringement but also can be expected in almost every case to entail questions of validity that are not necessarily

<sup>26</sup> In re Seagate Tech., LLC, 497 F.3d 1360, 1371 (Fed. Cir. 2007) (en banc).

Case No.: 5:08--00882-PSG ORDER

<sup>&</sup>lt;sup>24</sup> The patentee's arguments traversing the prior art narrowed the claims. See Festo Corp. v. 19 Shoketsu Kinzoku Kogyo Kabushiki Co., 535 U.S. 722, 740 (2002) ("A patentee's decision to 20 narrow his claims through amendment may be presumed to be a general disclaimer of the territory between the original claim and the amended claim."); cf. Saeilo Inc. v. Colt's Mfg. Co., 26 F. App'x 966, 973 (Fed. Cir. 2002) ("Where an amendment narrows the scope of a claim for a reason related to the statutory requirements for patentability, prosecution history estoppel acts as a 22 complete bar to the application of the doctrine of equivalents to the amended claim element.").

<sup>23</sup> <sup>25</sup> Compare Docket No. 457 at 16 ("the oscillators in the accused products indisputably rely on an external crystal or clock generator to clock" the CPU), with Docket No. 470 at 14 ("Each HTC 24 product includes a CPU/system clock – a *ring oscillator* within a PLL – that *generates* a clock signal *on its own*, as long as it has a power supply.") (emphasis in original). 25

<sup>26</sup> 

<sup>&</sup>lt;sup>27</sup> See Bard Peripheral Vascular, Inc. v. W.L. Gore & Assocs., Inc., 682 F.3d 1003, 1006-07 27 (Fed. Cir. 2012) (holding that the objective determination of recklessness, even though predicated on underlying mixed questions of law and fact, is decided by the judge as a question of law subject 28 to de novo review).

#### Case: 14-1076 Case5:08-cv-00882-PSG Document: 33 Filed: 06/27/2014 Document: 585 Filed: 06/27/2014 Filed: 06/27/2014 Page12 of 23

dependent on the factual circumstances of the particular party accused of infringement."<sup>28</sup> Second, if the requisite threshold objective recklessness is established, then the patentee must show that the "objectively-defined risk" of infringement determined by the record developed in the infringement proceeding "was either known or so obvious that it should have been known to the accused infringer."<sup>29</sup>

HTC argues that TPL has not presented sufficient evidence to make a prima facie case of willful infringement, in view of its "clear, legitimate, and objectively reasonable defenses" to HTC's claims of infringement.<sup>30</sup> In particular, its proposed constructions have been adopted by other tribunals and the ITC in particular. HTC's non-infringement position at the ITC was "sufficiently compelling and reasonable" that both the ITC staff attorney and Judge Gildea himself agreed with HTC's position.<sup>31</sup>

TPL takes issue with HTC's reference in this case to the ITC litigation. Different theories of infringement and different products are implicated by the two cases. Different claim constructions have issued in the cases. The staff attorney's position and Judge Gildea's conclusions are therefore irrelevant. Separately, TPL's successful licensing of the MMP patent portfolio suggests that HTC could not reasonably or realistically expect its invalidity or

 $^{28}$  *Id.* at 1006.

<sup>29</sup> *Seagate*, 497 F.3d at 1371.

28 <sup>31</sup> Judge Gildea's Initial Determination ("ID") did not issue until September 6, 2013, after the papers for this motion were filed.

Case No.: 5:08--00882-PSG ORDER

21

22

23

24

25

26

27

For the Northern District of California

**United States District Court** 

1

2

3

<sup>&</sup>lt;sup>30</sup> Looking to Fed. R. Civ. P. 37(c)(1) HTC further points out that TPL failed to substantively respond to its interrogatory about willful infringement. *See* Fed. R. Civ. P. 37(c)(1) ("If a party fails to provide information or identify a witness as required by Rule 26(a) or (e), the party is not allowed to use that information or witness to supply evidence on a motion, at a hearing, or at a trial, unless the failure was substantially justified or is harmless."). But TPL's response raising a host of objections appears substantially justified, even if it is not ultimately persuasive, and in any event HTC does not appear to have taken any steps whatsoever in the intervening four years to compel a more complete response.

# Case: 14-1076 Document: 33 Page: 94 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed09/17/13 Page13 of 23

non-infringement defenses to succeed in this litigation. Finally, direct pre-suit communication between HTC and TPL establishes that HTC had notice of its allegedly infringing activities.

District courts appear split as to whether current evidence that a party's actions were objectively reasonable is relevant to a willfulness analysis under *Seagate*. In *i4i Ltd. P'ship v*. *Microsoft Corp.*, Judge Davis held that the correct willfulness analysis "focuses on whether, given the facts and circumstances prior to [the accused infringer's] infringing actions, a reasonable person would have appreciated a high likelihood that acting would infringe a valid patent."<sup>32</sup> The "number of creative defenses that Microsoft is able to muster in an infringement action after years of litigation and substantial discovery is irrelevant to the objective prong of the *Seagate* analysis."<sup>33</sup> Judge Davis then explained that the court should more properly focus on whether defenses would have been objectively reasonable and apparent before Microsoft infringed and was sued.<sup>34</sup> In *Uniloc USA, Inc. v. Microsoft Corp.*, Judge Smith was "not convinced that such a 'before and after' line is so easily drawn, or for that matter appropriate, to measure the objective likelihood (or lack thereof) that a party acted to infringe a valid patent."<sup>35</sup> Judge Smith emphasized that "the inquiry is case-specific" and should focus on an objective view of the record.<sup>36</sup>

The court agrees with HTC that favorable court rulings can support the objective reasonableness of its non-infringement positions. The court cannot help but take note of the analogous issue of the "book of wisdom" when addressing patent damages. The Supreme Court has affirmed that after-arising "[e]xperience . . . is a book of wisdom that courts may not

- <sup>32</sup> 670 F. Supp. 2d 568, 582 (E.D. Tex. 2009).
   <sup>33</sup> Id.
- 26  $||^{34}$  See id.
- <sup>27</sup> <sup>35</sup> 640 F. Supp. 2d 150, 177 n. 33 (D.R.I. 2009).
- 28  $3^{6}$  *Id.*

Case No.: 5:08--00882-PSG ORDER

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

# Case: 14-1076 Document: 33 Page: 95 Filed: 06/27/2014 Case: 08-cv-00882-PSG Document: 585 Filed: 09/17/13 Page14 of 23

neglect."<sup>37</sup> Nonetheless, "as the party moving for summary judgment" HTC "must do more than persuade [the court] that its defenses were reasonable."<sup>38</sup> Instead, HTC "must establish that 'there is no genuine dispute as to any material fact' and that [the accused infringer] 'is entitled to judgment as a matter of law'—in other words, that *no reasonable fact-finder* could find willful infringement."<sup>39</sup>

Viewing the evidence in the light most favorable to TPL, the court concludes that a reasonable fact finder could plausibly find facts sufficient to support a conclusion of willful infringement. TPL's burden to show willful infringement by clear and convincing evidence is a steep one. But where factfinding is necessary, trial courts generally reserve willfulness until after a full presentation of the evidence on the record to the jury.<sup>40</sup> The record supports a finding that HTC knew about the patents and TPL's claims of infringement before it began the activities that allegedly infringe and as explained above, here there remains an important issue regarding the role of the external crystal in HTC's products in generating a signal.<sup>41</sup> Under these circumstances summary judgment on the issue of willfulness is not warranted.

# B. Partial Summary Judgment of Non-Infringement of the '336 Patent and the '890 Patent and No Willful Infringement of the '890 Patent

HTC next moves for partial summary judgment of non-infringement of the '336 patent and the '890 patent based on the doctrine of absolute intervening rights. By this same motion, HTC also seeks summary judgment of no willful infringement under the '890 patent.

Case No.: 5:08--00882-PSG ORDER

**United States District Court** 

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

<sup>&</sup>lt;sup>37</sup> Sinclair Ref. Co. v. Jenkins Petroleum Process Co., 289 U.S. 689, 690 (1933).

<sup>24 &</sup>lt;sup>38</sup> Kimberly-Clark Worldwide, Inc. v. First Quality Baby Products, LLC, Case No. 1:09-cv-1685, 2013 WL 1465403, at \*2 (M.D. Pa. Apr. 11, 2013)

<sup>&</sup>lt;sup>25</sup> <sup>39</sup> *Id.* (citing Fed. R. Civ. P. 56(a)).

 <sup>&</sup>lt;sup>40</sup> See, e.g. Bard, 682 F.3d at 1008; *Fujitsu Ltd. v. Belkin Int'l, Inc.*, Case No. 10-cv-03972-LHK, 2012 WL 4497966, at \*39 (N.D. Cal. Sept. 28, 2012).

 <sup>&</sup>lt;sup>41</sup> See Docket No. 470-1, Ex. A (Nov. 7, 2006 correspondence from Alliacense to HTC);
 Docket No. 470-1, Ex. B (Nov. 20, 2006 correspondence from Alliacense to HTC).

# Case: 14-1076 Document: 33 Page: 96 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed09/17/13 Page15 of 23

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

Under 35 U.S.C § 307(b), a patent owner may not recover for infringement of claims that are invalidated or amended through the reexamination process.<sup>42</sup> The "reexamination statute restricts a patentee's ability to enforce the patent's original claims to those claims that survive reexamination in 'identical' form."<sup>43</sup> "Identical' does not mean verbatim, but means at most without substantive change."<sup>44</sup> The court must therefore determine whether the scope of the claims are the same, not just whether the same words are used.<sup>45</sup> Section 307 shields "those who deem an adversely held patent to be invalid; if the patentee later cures the infirmity by reissue or reexamination, the making of substantive changes in the claims is treated as an irrebuttable presumption that the original claims were materially flawed."<sup>46</sup> The "statute relieves those who may have infringed the original claims from liability during the period before the claims are validated."<sup>47</sup>

Whether "amendments made to overcome rejections based on prior art are substantive depends on the nature and scope of the amendments, with due consideration to the facts in any given case that justice will be done."<sup>48</sup> "An amendment that clarifies the text of the claim or makes it more definite without affecting its scope is generally viewed as identical."<sup>49</sup> To make its determination under the so-called doctrine of intervening rights, the court must consider "the scope of the original and reexamined claims in light of the specification, with attention to the references

- 23  $\| ^{44}$  Id.
- 24  $4^{5}$  See id.

<sup>25</sup> <sup>46</sup> Bloom Eng'g Co. v. N. Am. Mfg. Co., 129 F.3d 1247, 1249 (Fed. Cir. 1997).

- 26  $||^{47}$  Id.
- 27  $\| ^{48}$  Id.
- 28  $||^{49}$  Id.

Case No.: 5:08--00882-PSG ORDER 15

<sup>&</sup>lt;sup>42</sup> See Fresenius USA, Inc. v. Baxter Intern., Inc., 721 F.3d 1330, 1339 (Fed. Cir. 2013).

 $<sup>^{43}</sup>$  *Id.* (listing cases).

#### Case: 14-1076 Case: 06/27/2014 Case: 08-cv-00882-PSG Document: 33 Filed: 06/27/2014 Page: 06/27/2014 Page: 06/27/2014

that occasioned the reexamination, as well as the prosecution history and any other relevant information."<sup>50</sup>

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

### 1. Non-Infringement of the '336 Patent

As noted earlier the '336 patent issued September 15, 1998, and included ten originally-issued claims.<sup>51</sup> A series of ex parte reexamination requests were filed against the '336 patent between October 2006 and January 2007.<sup>52</sup> When the reexamination proceedings completed, claims 1, 6, and 10 emerged with modified language, and new independent claims 11, 13, and 16 were added. TPL amended claim 1 to further describe the "second clock independent of said ring oscillator" to say that "wherein a clock signal of said clock originates from a source other than said ring oscillator variable speed system clock." Claim 6 was amended to describe the "off-chip external clock" to likewise derive its "clock signal" "from a source other than said oscillator." Claim 10 includes a similar amendment that adds that the "off-chip external clock" has a "clock signal" that "originates form a source other than said variable speed clock." Claims 6 and 10 also added "off-chip" references to the descriptions of the second clocks. Claims 11, 13, and 16 were based on independent claims 1, 6, and 10, but during reexamination TPL added an additional clause to the end of each claim: "wherein said central processing unit operates asynchronously to said input/output interface."

In HTC's view, it should not be held liable for infringement of the '336 patent claims 1, 6, 10, 11, 13, and 16 because those claims were either substantially narrowed or newly-added through reexamination. Any recovery for the '336 patent should be limited to the date of the issuance of the reexamination certificate on December 15, 2009, because the amendments were sufficiently substantive to preclude recovery from before the amendments.

 $26 \qquad \boxed{50} Id.$ 

28

 $5^{52}$  *Id*.

Case No.: 5:08--00882-PSG ORDER

<sup>27</sup>  $\int_{-51}^{51} See$  Docket No. 458 at 5.

#### Case: 14-1076 Document: 33 Page: 98 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed09/17/13 Page17 of 23

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

TPL responds that these amendments serve as nothing more than clarification of the claim language and that the scope of the claims have not changed. Several excerpts from the prosecution history of the reexamination demonstrate that the patentee believed the amended claim language only clarified how the second clock was "independent"<sup>53</sup> and that the "external" components were in fact "off-chip"<sup>54</sup>.

HTC replies that the original claims differ from the amended claims in scope because the original claims spoke only to the difference in frequency control – and that is what "independence" really references in these claim terms. Because a clock with signal origins from the ring oscillator but with an independent frequency could exist under the original claims but not under the amended claims, the claim is narrower and therefore substantively different. For claims 11, 13, and 16, the "independent" clock signals could have a "readily predictable phase relationship." Because of that possibility, the claims are narrower and thereby substantively different. Further, the court should not credit self-serving testimony from the prosecution history.<sup>55</sup>

On balance, the court finds that the amended claim language added during reexamination did not substantively amend the asserted '336 claims' scope. "Independent" in the disputed claims must be understood to be just that: without dependence of any kind. While HTC offers a more nuanced interpretation that focuses exclusively on frequency control, it cites no intrinsic – or for that matter extrinsic evidence – to support its position. Coupled with the references in the prosecution history indicating that the amendments really were for clarification purposes only, TPL's argument is more persuasive.

<sup>55</sup> See Moleculon Research Crop. v. CBS, Inc., 793 F.2d 1261, 1270 (Fed. Cir. 1986) (holding that documents submitted by the patentee during prosecution may be considered for claim interpretation purposes, but "might very well contain merely self-serving statements which likely would be accorded no more weight than testimony of an interested witness or argument of counsel. Issues of evidentiary weight are resolved on the circumstances of each case.").

Case No.: 5:08--00882-PSG ORDER 17

<sup>&</sup>lt;sup>53</sup> See Docket No. 471-5, Ex. E at 2; Docket No. 471-6, Ex. F at 11, 27; Docket No. 471-7, Ex. G at 8-12, 14.

<sup>&</sup>lt;sup>54</sup> See Docket No. 471-7, Ex. G at 12, 16.

# 14-1076 Document: 33 Page: 99 Filed: 06/27/2014 8-cv-00882-PSG Document585 Filed09/17/13 Page18 of 23

For the Northern District of California **United States District Court** 

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

#### 2. Motion for Partial Summary Judgment of Non-Infringement and No Willful **Infringement of the '890 Patent**

#### Non-Infringement of the '890 Patent a.

The court next considers HTC's motion for summary judgment of non-infringement of the '890 patent claims 11, 12, 13, 17, and 19. As noted above, claims 12, 13, 17, and 19 all depend on independent claim 11.

HTC again argues the doctrine of absolute intervening rights entitles it to summary judgment of non-infringement. During reexamination, TPL added claim language further defining a stack pointer as "pointing into said first push down stack," after the examiner identified no function for the stack pointer in the original claim language. The examiner noted that the amendment to claim 1 prevented the claim from being anticipated by the prior art under 35 U.S.C. § 102. This change to the '890 patent during reexamination was substantive and that the absolute intervening rights doctrine bars liability arising before the reexamination terminated.

TPL initially responds that HTC's assertion of the absolute intervening rights doctrine is untimely because it did not include the affirmative defense in its answer to TPL's complaint.<sup>56</sup> As to the merits, TPL says that the amendment only clarified the claim scope but did not substantively amend the claim, precluding the absolute intervening rights doctrine. Further, in Norwood v. Vance the Ninth Circuit noted that parties may raise affirmative defenses for the first time at summary judgment only if the opposing party is not prejudiced.<sup>57</sup> Allowing HTC to assert the defense – four years into this litigation – would subject it to unfair prejudice.

23 The court is not persuaded that TPL has established the prejudice necessary to bar HTC's 24 assertion of the absolute intervening rights doctrine at this stage in the litigation. TPL does not, for

25

27

28 <sup>57</sup> 591 F.3d 1062, 1075 (9th Cir. 2010).

> Case No.: 5:08--00882-PSG ORDER

<sup>26</sup> <sup>56</sup> The initial declaratory judgment complaint in this case was filed February 8, 2008. See supra note 1. The '890 patent did not reissue following reexamination until March 1, 2011. See supra note 13.

#### Case: 14-1076 Document: 33 Page: 100 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document585 Filed09/17/13 Page19 of 23

example, articulate the discovery it might have otherwise taken had HTC promptly moved to amend its answer in 2011.

Turning to the merits, HTC asserts estoppel and argues claim 11 emerged from reexamination substantively different from former claim 1. During reexamination, the examiner found claim 1 invalid. In an August 12, 2010, advisory action the examiner noted that claim 1 failed to provide a function for the "stack pointer" and the claim language only identified the stack pointer as "bidirectionally connected to an internal bus," – an error claim 11 corrected. The examiner also observed that the additional language in claim 11 avoided the May reference, U.S. Patent No. 4,758,948 ("the '948 patent"), that teaches using a push down stack but not expressly a stack pointer performing the function that the amended language defines. Therefore, that the absolute intervening rights doctrine bars infringement liability prior to the issuance of the reexamination certificate.

TPL sees it differently. The change to claim 11 only makes the claim more definite. The examiner's primary concern with claim 1 centered on the discussion in the May patent of an instruction pointer. The instruction pointer identifies the instructions of a process and under the broadest interpretation the stack pointer likewise could be construed to read onto the prior art. No person of ordinary skill in the art would understand a stack pointer could not perform equivalently to an instruction pointer. As described in claim 1, the stack pointer would be understood by a person of ordinary skill in the art to point to only to the first push down stack referenced in claim 1 – and so the additional language only explicitly states what a person of ordinary skill in the art already would understand claim 1 to teach.

HTC replies that TPL's arguments rely on extrinsic evidence and that the intrinsic evidence
reveals that absent the added limitation, the stack pointer was impermissibly vague and the
amendment substantively narrowed the claim.

Case No.: 5:08--00882-PSG ORDER

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

28

19

#### Case: 14-1076 Document: 33 Page: 101 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document585 Filed09/17/13 Page20 of 23

**United States District Court** For the Northern District of California 1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

20

21

22

23

24

25

26

The court agrees with HTC. As the examiner's office actions indicated, in the original claim language the stack pointer did nothing except connect to the internal data bus, but TPL's argument that a person of ordinary skill in the art necessarily would color in the ambiguity with an understanding that the stack pointer points only to the first push down stack is not persuasive. As HTC points out, claim 1 (and claim 11) employs the term "comprising," which reveals that the claim is "inclusive or open-ended and does not exclude additional, unrecited elements or method steps."<sup>58</sup> Given that the specification in fact references a second push down stack, the second stack must be presumed to be distinct from the return stack identified in the claim language, other push down stacks potentially could be used and still fall within claim 1. Thus, where the stack pointer points matters. If multiple push down stacks were included in a processor, it is unclear under the language of claim 1 whether the stack pointer points to one of the stacks, all of the stacks, or some multiple in between.

At bottom, the court finds the added language limits the stack pointer to the first push down stack and substantively changes the scope of the claim. Because the added claim language narrows the scope of the claims, any claims of infringement before the date of the issuance of the reexamination certificate must be precluded.

19

### b. Willful Infringement of the '890 Patent

The court finally addresses the issue of willful infringement related to the '890 patent. HTC asserts that under the objective recklessness prong, the reexamination and amendment of the '890 patent supports HTC's position that it was not objectively reckless. HTC points out that TPL has offered no evidence that it even knew of the '890 patent before the suit. HTC also argues that the failure by TPL to pursue a preliminary injunction suggests that willful infringement is not at issue.

27

28

<sup>58</sup> CollegeNet, Inc. v. ApplyYourself, Inc., 418 F.3d 1225, 1235 (Fed. Cir. 2005). 20

Case No.: 5:08--00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 102 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 585 Filed09/17/13 Page21 of 23

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

TPL responds that it provided notice to HTC of the patents and of its infringing behavior in 2006. The reexamination process actually cuts against HTC because most of the substance of the patents in fact survived intact with a "second stamp of validity from the PTO."<sup>59</sup> The PTO accepts 92% of reexamination applications, so the PTO's grant of patent reexamination is not enough to undercut willful infringement.<sup>60</sup> A "substantial question of patentability raised by a reexamination request is not dispositive" in a willfulness inquiry.<sup>61</sup>

Although the record at least suggests that HTC was made aware of the patents-in-suit as early as November 2006,<sup>62</sup> as discussed above the reexamined '890 patent bars claims of infringement before the date of the issuance of the certificate because the additional language added to independent claim 11 narrowed the scope of the claim.<sup>63</sup> It follows that because HTC cannot be held liable for infringement before March 1, 2011, willful infringement for this period is precluded.

The court next turns to whether HTC can be found to have willfully infringed the '890 patent following reexamination. Generally, a "patentee who does not attempt to stop an accused infringer's activities [by moving for a preliminary injunction] should not be allowed to accrue

<sup>62</sup> See Docket No. 469-12, Ex. C (correspondence from Alliacense notifying HTC that HTC was infringing the patents contained in the MMP Portfolio, including the '890 patent).

<sup>63</sup> Moreover, at least one district court has noted, albeit in dicta, that "a patentee's willful infringement claim fails as a matter of law where the PTO requires amendments to the patent before issuing a reexamination certificate." *Plumley*, 836 F. Supp. 2d at 1075 (explaining court's opinion in *TGIP*, *Inc. v. AT & T Corp.*, 527 F. Supp. 2d 561 (E.D. Tex. 2007)).

Case No.: 5:08--00882-PSG ORDER

<sup>&</sup>lt;sup>59</sup> Docket No. 469 at 17.

<sup>&</sup>lt;sup>60</sup> See id. n.11.

<sup>&</sup>lt;sup>61</sup> Plumley v. Mockett, 836 F. Supp. 2d 1053, 1075 (C.D. Cal. 2010); see also See Lucent Techs., Inc. v. Gateway, Inc., Case No. 07–cv–2000–H, 2007 WL 6955272, at \*7 (S.D. Cal. Oct. 30, 2007) ("The Court does not assume that a reexamination order will always prevent a plaintiff from meeting their burden on summary judgment regarding willful infringement, but it does consider this as one factor among the totality of the circumstances.").

#### Case: 14-1076 Document: 33 Page: 103 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document585 Filed09/17/13 Page22 of 23

enhanced damages based solely on the infringer's post-filing conduct."<sup>64</sup> But as TPL happily
highlights, HTC conceded in prior litigation "that *Seagate* did not create a *per se* bar to claims for
post-filing willful infringement where an injunction was not sought." <sup>65</sup> "Because *Seagate* did not
create a *per se* bar, the determination of whether a patentee may pursue a claim for willful
infringement based on post-filing conduct without seeking a preliminary injunction 'will depend on
the facts of each case."<sup>66</sup> Patentees who neither practice the invention nor directly compete with
the accused infringer are "excused from *Seagate's* rule that a patentee must seek an injunction to
sustain a claim for post-filing willful infringement."<sup>67</sup> There may be circumstances "where an
infringer's post-filing conduct was found to be willful" where "some material change that could
create an objectively high likelihood of infringing a valid patent, such as a patent surviving a
reexamination proceeding without narrowed claims."<sup>68</sup>

Viewing the evidence in the light most favorable to TPL and drawing all reasonable inferences in its favor, especially TPL's successful licensing program related to the patents-in-suit, the court concludes that a reasonable fact finder could plausibly find facts supporting a conclusion of willful infringement following the reexamination of the '890 patent.

<sup>64</sup> Seagate, 497 F.3d at 1372; see also Anascape, Ltd. v. Microsoft Corp., Case No. 9:06-cv-158, 2008 WL 7182476 (E.D. Tex. Apr. 25, 2008) (patentee who did not move for preliminary injunction was not entitled to benefit from its lack of diligence by obtaining enhanced damages for willfulness during the post-filing period).

<sup>65</sup> DataQuill Ltd. v. High Tech Computer Corp., 887 F. Supp. 2d 999, 1015 (S.D. Cal. 2011).

<sup>66</sup> *Id.* (citing *Seagate* 497 F.3d at 1374).

<sup>67</sup> *Id.* 

<sup>68</sup> LML Holdings, Inc. v. Pac. Coast Distrib. Inc., Case No. 11-cv-06173-YGR, 2012 WL 1965878
 (N.D. Cal. May 30, 2012) (citing St. Clair Intellectual Prop. Consultants, Inc. v. Palm, Inc.,
 Case No. 04–1436–JJF–LPS, 2009 WL 1649751, at \*1 (D. Del. Jun.10, 2009)); see also Webmap
 Technologies, LLC v. Google, Inc., Case No. 2:09–cv–343–DF–CE, 2010 WL 3768097, at \*2-3
 (E.D. Tex. Sep. 10, 2010).

Case No.: 5:08--00882-PSG ORDER

### A0022

# Case: 14-1076 Document: 33 Page: 104 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document:585 Filed09/17/13 Page23 of 23

And

S.

IT IS SO ORDERED. Dated: September 17, 2013 Pand PAUL S. GREWAL United States Magistrate Judge

Case No.: 5:08--00882-PSG ORDER

|          | Case: 14-1076 Document: 33 Page: 105 Filed: 06/27/2014<br>Case5:08-cv-00882-PSG Document:364 Filed06/12/12 Page1 of 23 |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------|--|--|
|          |                                                                                                                        |  |  |
| 1        |                                                                                                                        |  |  |
| 2        |                                                                                                                        |  |  |
| 3        |                                                                                                                        |  |  |
| 4        |                                                                                                                        |  |  |
| 5        | IN THE UNITED STATES DISTRICT COURT                                                                                    |  |  |
| 6        | FOR THE NORTHERN DISTRICT OF CALIFORNIA                                                                                |  |  |
| 7        | SAN FRANCISCO DIVISION                                                                                                 |  |  |
| 8        | Acer, Inc., NO. C 08-00877 JW<br>NO. C 08-00882 JW                                                                     |  |  |
| 9        | Plaintiff, NO. C 08-00302 JW<br>NO. C 08-05398 JW                                                                      |  |  |
| 10       | V. FIRST CLAIM CONSTRUCTION ORDER                                                                                      |  |  |
| 11       | Technology Properties Ltd, et al.,                                                                                     |  |  |
| 12       | / Defendants.                                                                                                          |  |  |
| 13       | HTC Corp.,                                                                                                             |  |  |
| 14       | Plaintiff,                                                                                                             |  |  |
| 15       | V.                                                                                                                     |  |  |
| 16       | Technology Properties Ltd, et al.,                                                                                     |  |  |
| 17       | Defendants.                                                                                                            |  |  |
| 18<br>10 | Barco NV,                                                                                                              |  |  |
| 19<br>20 | Plaintiff,                                                                                                             |  |  |
| 20       | v.<br>Technology Properties Ltd, et al.,                                                                               |  |  |
| 21       |                                                                                                                        |  |  |
| 23       | //                                                                                                                     |  |  |
| 24       | I. INTRODUCTION                                                                                                        |  |  |
| 25       | Technology Properties Limited, Patriot Scientific Corporation and Alliacense, Ltd.                                     |  |  |
| 26       | (collectively, "Defendants") own a group of five patents known as the Moore Microprocessor                             |  |  |
| 27       |                                                                                                                        |  |  |
| 28       |                                                                                                                        |  |  |
|          |                                                                                                                        |  |  |
|          |                                                                                                                        |  |  |
|          | A0024                                                                                                                  |  |  |

# Case5:08-CV-00882-PSG Document: 33 Page: 106/12/12 Filed: 06/27/2014 Filed: 06/27/2014

Portfolio patents.<sup>1</sup> Plaintiffs Acer, Inc.,<sup>2</sup> HTC Corp.<sup>3</sup> and Barco, N.V.<sup>4</sup> each filed lawsuits seeking a
 judicial declaration that the Patents-in-Suit are either invalid or are not infringed. Defendants filed
 counterclaims for infringement of the Patents-in-Suit. In due course, the actions were related and
 consolidated.<sup>5</sup>

On January 27, 2012, the Court conducted a hearing in accordance with Markman v.

6 <u>Westview Instruments, Inc.</u>,<sup>6</sup> to construe language of the asserted claims over which there is a

7 dispute. At the hearing, in addition to the normal intrinsic evidence, the parties relied upon a prior

12 13

5

8

9

10

11

<sup>1</sup> The five Patents-in-Suit are U.S. Patent Nos. 5,809,336 ("the '336 Patent"), 5,784,584 ("the '584 Patent"), 5,440,749 ("the '749 Patent"), 6,598,148 ("the '148 Patent") and 5,530,890 ("the '890 Patent").

<sup>2</sup> The first of these now-consolidated actions was filed on February 8, 2008. Acer filed suit against Defendants seeking a judicial declaration that the '336 Patent, the '584 Patent and the '749 Patent are invalid or are not infringed by Acer. (See Docket Item No. 1 in No. C 08-00877 JW.) On November 21, 2008, Defendants counterclaimed for infringement of the '336 Patent and the '749 Patent. (See Docket Item No. 60 in No. C 08-00877 JW.) On February 9, 2009, Acer amended its complaint to add claims pertaining to the '148 Patent and the '890 Patent. (See Docket Item No. 98 in No. C 08-00877 JW.) On February 24, 2009, Defendants counterclaimed with respect to those two patents. (See Docket Item No. 99 in No. C 08-00877 JW.)

<sup>3</sup> On February 8, 2008, HTC also filed suit seeking a judicial declaration that the '336
 Patent, the '584 Patent, the '749 Patent and the '148 Patent are invalid or are not infringed by HTC. (See Docket Item No. 1 in No. C 08-00882 JW.) On July 10, 2008, HTC amended its complaint to add claims pertaining to the '890 Patent. (See Docket Item No. 34 in No. C 08-00882 JW.) On November 21, 2008, Defendants counterclaimed with respect to each of those patents except for the '584 Patent. (See Docket Item No. 60 in No. C 08-00882 JW.)

<sup>4</sup> On December 1, 2008, Barco filed suit seeking a judicial declaration that the '584 Patent, the '749 Patent and the '890 Patent are invalid or are not infringed by Barco. (See Docket Item No. 1 in No. C 08-05398 JW.) On February 17, 2009, Defendants counterclaimed for infringement with respect to the '749 Patent, the '890 Patent and the '336 Patent. (See Docket Item No. 27 in No. C 08-05398 JW.)

<sup>5</sup> Judge Fogel ordered the cases related. (See Docket Item No. 21 in No. C 08-00882 JW;
 Docket Item No. 21 in No. C 08-05398 JW.) On September 1, 2011, this matter was reassigned
 from Judge Fogel to Chief Judge Ware. (See Docket Item No. 291 in No. C 08-00877 JW.)

2

<sup>6</sup> 517 U.S. 370 (1996).

28

# Case5:08-CV-00882-PSG Document: 33 Page: 107/12 Filed: 06/27/2014

claim construction order by Judge T. John Ward<sup>7</sup> and documentary material from reexamination
 proceedings.<sup>8</sup>

This Claim Construction Order sets forth the Court's construction of disputed words and phrases tendered to the Court for construction.

5

3

4

### **II. STANDARDS AND PROCEDURES FOR CLAIM CONSTRUCTION**

6

A.

# General Principles of Claim Construction

Claim construction is a matter of law, to be decided exclusively by the Court. Markman, 517
U.S. at 387. In accordance with the Patent Local Rules of the Northern District, the parties submit
their joint selection of the ten disputed terms that are significant in resolving the case as well as their
proposed definitions for construction. See Patent L.R. 4-3. After the Markman hearing and upon
consideration of the parties' briefs, the Court issues an order construing the meaning of the disputed
terms. The Court's construction becomes the legally operative meaning of the disputed terms that
governs further proceedings in the case. See Chimie v. PPG Indus., Inc., 402 F.3d 1371, 1377 (Fed.

(E.D. Tex. 2007).

<sup>&</sup>lt;sup>7</sup> In 2006, Defendants filed a patent infringement suit based upon three of the Patents-in-Suit in this matter—the '336 Patent, the '148 Patent and the '584 Patent—in the Eastern District of Texas.
(See Order Denying Motions to Dismiss, to Transfer Venue, and to Stay at 3, Docket Item No. 47 in No. C 08-00877 JW (discussing the Texas action).) Defendants brought that action against unrelated third parties. (See id.) On June 15, 2007, Judge Ward issued a Claim Construction Order in the Texas action in which he construed some of the words and phrases from the three patents at issue in that case. See Tech. Props. Ltd. v. Matsushita Elec. Indus. Co., Ltd., 514 F. Supp. 2d 916

<sup>19</sup> 

<sup>&</sup>lt;sup>19</sup> <sup>8</sup> As of April 30, 2009, "a total of eleven reexamination proceedings had been initiated against the [Patents-in-Suit] in the United States Patent and Trademark Office ('USPTO')." (Order Granting in part Motion to Stay at 2-3, Docket Item No. 144 in No. C 08-00877 JW.) On June 17,

 <sup>21 2009,</sup> the Court granted in part motions to stay this action pending reexamination of several of the Patents-in-Suit. (See id.) On February 22, 2010, the Court lifted the stay. (See Docket Item No. 156 in No. C 08-00877 JW.)

The reexamination certificate for the '749 Patent was issued on June 7, 2011. (See Declaration of James C. Otteson in Support of Defendants' Opening Claim Construction Brief for the "Top Ten" Terms, hereafter, "Otteson Decl.," Ex. BB, Ex Parte Reexamination Certificate,

<sup>&</sup>lt;sup>24</sup> Docket Item No. 310-6.) The reexamination of the '749 Patent resulted in amendments to Claim 1, among others. Claim 1 of the '749 Patent–which includes multiple disputed terms–was amended to

<sup>25</sup> include the two "wherein" clauses. (See id.)

The reexamination certificate for the '336 Patent was issued on December 15, 2009. (See Otteson Decl., Ex. DD, Ex Parte Reexamination Certificate, Docket Item No. 310-8.) The reexamination of the '336 Patent resulted in amendments to Claims 1, 6 and 10, and the addition of Claim 11, among others. (Id.)

# Case5:08-CV-00882-PSG Document: 33 Page: 108/12/12 Filed: 06/27/2014

Cir. 2005). Although greater weight should always be given to the intrinsic evidence,<sup>9</sup> claim 1 2 construction is a fluid process in which the Court may consider a number of extrinsic sources of 3 evidence, so long as they do not contradict the intrinsic evidence. See Vitronics Corp. v. Conceptronic, Inc., 90 F.3d 1576, 1582-83 (Fed. Cir. 1996). 4

5

B.

### **Construction from the Viewpoint of an Ordinarily Skilled Artisan**

6 A patent's claims define the scope of the patent: the invention that the patentee may exclude 7 others from practicing. Phillips, 415 F.3d at 1312. The Court generally gives the patent's claims 8 their ordinary and customary meaning. In construing the ordinary and customary meaning of a 9 patent claim, the Court does so from the viewpoint of a person of ordinary skill in the art at the time 10 of the invention, which is considered to be the effective filing date of the patent application. Thus, 11 the Court seeks to construe the patent claim in accordance with what a person of ordinary skill in the 12 art would have understood the claim to have meant at the time the patent application was filed. This 13 inquiry forms an objective baseline from which the Court begins its claim construction. Id. at 1313.

14 The Court proceeds from that baseline under the premise that a person of ordinary skill in the 15 art would interpret claim language not only in the context of the particular claim in which the 16 language appears, but also in the context of the entire patent specification of which it is a part. 17 Phillips, 415 F.3d at 1313. Additionally, the Court considers that a person of ordinary skill in the art would consult the rest of the intrinsic record, including any surrounding claims, the drawings and the 18 19 prosecution history, if it is in evidence. Id.; see also Teleflex, Inc. v. Fisosa N. Am. Corp., 299 F.3d 201313, 1324 (Fed. Cir. 2002). In reading the intrinsic evidence, a person of ordinary skill in the art 21 would give consideration to whether the disputed term is a term commonly used in lay language, a 22 technical term, or a term defined by the patentee.

23 C. **Commonly Used Terms** 

24

25

26

27

28

In some cases, disputed claim language involves a commonly understood term that is readily apparent to the Court. In such a case, the Court considers that a person of ordinary skill in the art

<sup>9</sup> Phillips v. AWH Corp., 415 F.3d 1303, 1324 (Fed. Cir. 2005).

### Case5:08-cv-00882-PSG Document: 33 Page: 109/12 Filed: 06/27/2014

would give the term its widely accepted meaning, unless a specialized definition is stated in the patent specification or was stated by the patentee during prosecution of the patent. In articulating the widely accepted meaning of such a term, the Court may consult a general purpose dictionary. Phillips, 415 F.3d at 1314.

D. **Technical Terms** 

1

2

3

4

5

11

12

6 If a disputed term is a technical term in the field of the invention, the Court considers that 7 one of skill in the art would give the term its ordinary and customary meaning in that technical field, 8 unless a specialized definition is stated in the specification or during prosecution of the patent. 9 Phillips, 415 F.3d at 1314. In arriving at this definition, the Court may consult a technical art-10 specific dictionary or invite the parties to present testimony from experts in the field on the ordinary and customary definition of the technical term at the time of the invention. Id.

#### E. **Defined Terms**

13 It is well established that a patentee is free to act as his or her own lexicographer. See, e.g., 14 Process Control Corp. v. HydReclaim Corp., 190 F.3d 1350, 1357 (Fed. Cir. 1999). Acting as such, 15 the patentee may use a term differently than a person of ordinary skill in the art would understand it, 16 without the benefit of the patentee's definition. <u>Vitronics Corp.</u>, 90 F.3d at 1582. Thus, the Court 17 examines the claims and the intrinsic evidence to determine if the patentee used a term with a specialized meaning. 18

19 The Court regards a specialized definition of a term stated in the specification as highly 20persuasive of the meaning of the term as it is used in a claim. Phillips, 415 F.3d at 1316-17. 21 However, the definition must be stated in clear words which make it apparent to the Court that the 22 term has been defined. See id.; <u>Vitronics Corp.</u>, 90 F.3d at 1582. If the definition is not clearly 23 stated or cannot be reasonably inferred, the Court may decline to construe the term pending further 24 proceedings. Statements made by the patentee in the prosecution of the patent application as to the 25 scope of the invention may be considered when deciding the meaning of the claims. Microsoft 26 Corp. v. Multi-Tech Systems, Inc., 357 F.3d 1340, 1349 (Fed. Cir. 2004). Accordingly, the Court

27

28

## Case5:08-CV-00882-PSG Document: 33 Filed: 06/27/2014 Filed: 06/27/2014

may also examine the prosecution history of the patent when considering whether to construe the
 claim term as having a specialized definition.

3 In construing claims, it is for the Court to determine the terms that require construction and those that do not. See U.S. Surgical Corp. v. Ethicon, Inc., 103 F.3d 1554, 1568 (Fed. Cir. 1997). 4 5 Moreover, the Court is not required to adopt a construction of a term, even if the parties have stipulated to it. Pfizer, Inc. v. Teva Pharm. USA, Inc., 429 F.3d 1364, 1376 (Fed. Cir. 2005). 6 7 Instead, the Court may arrive at its own constructions of claim terms, which may differ from the 8 constructions proposed by the parties. 9 **III. DISCUSSION** 10 Pursuant to the Patent Local Rules, the parties have tendered ten terms that they have 11 identified as significant to resolving these cases. The parties have asked the Court to consider the 12 tendered words and phrases in a particular order. However, because the sequence in which the 13 patents were issued might influence how a person of ordinary skill in the art would understand the 14 patents, the Court will discuss the words and phrases in the order in which they appear in the Patents-in-Suit.<sup>10</sup> 15 16 A. **'749 Patent** 17 The '749 Patent is entitled: "High Performance, Low Cost Microprocessor Architecture." Claim 1 of the '749 Patent, as allowed after reexamination, provides:<sup>11</sup> 18 19 A microprocessor system, comprising a central processing unit integrated circuit, a memory external of said central processing unit integrated circuit, a bus connecting said central processing unit integrated circuit to said memory, 20and means connected to said bus for fetching instructions for said central processing unit integrated circuit on said bus from said memory, said means 21 for fetching instructions being configured and connected to fetch multiple sequential instructions from said memory in parallel and supply the 22 multiple sequential instructions to said central processing unit integrated circuit during a single memory cycle, said bus having a width at least equal 23 to a number of bits in each of the instructions times a number of the 24 25 <sup>10</sup> Subject to further proceedings, the Court's construction of any particular term is presumed to apply consistently across all claims in the Patents-in-Suit in which the term appears. See, e.g., 26 Paragon Solutions, LLC v. Timex Corp., 566 F.3d 1075, 1087 (Fed. Cir. 2009). 27 <sup>11</sup> Unless otherwise indicated, all bold typeface is added by the Court for emphasis. 28 6

|                                                                                                                                                 | Case5:08-cv-00882-PSG Document: 33 Page: 111/12 Filed: 06/27/2014<br>Filed06/12/12 Page7 of 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>25 | instructions fetched in parallel, said central processing unit integrated circuit including an arithmetic logic unit and a first push down stack connected to said arithmetic logic unit, said first push down stack including means for storing a top item connected to a first input and means for storing a next item connected to a second input of said arithmetic logic unit to provide the next item to the second input, a remainder of said first push down stack being connected to said means for storing a next item to receive the next item more second input of said arithmetic logic unit to provide the second input, a remainder of said first push down stack being connected to said means for storing a next item to receive the next item from said means for storing a next item when pushed down in said push down stack, said arithmetic logic unit having an output connected to said means for storing a next item when pushed down in said push down stack, said arithmetic logic unit having an output connected to said means for storing a next item to receive the next item if the means for storing a next item to receive the next item into which instructions are accessed and decoded; and wherein The means for fetching instructions being configured and connected to fetch multiple sequential instructions from said memory in parallel and supply the multiple sequential instructions from said memory in parallel and supply the multiple sequential instructions for said memory cycle in which the multiple sequential instructions are fetched. Claim 1 recites a microprocessor system. The parties have tendered for construction a number of words and phrases used in Claim 1. 1. "multiple sequential instructions." The parties tender for construction the phrase "multiple sequential instructions." The parties tender for construction the phrase "multiple sequential instructions." The parties tender for construction the phrase "multiple sequential instructions." The parties tender for construction the phrase "multiple sequentia |
| 26<br>27<br>28                                                                                                                                  | <sup>12</sup> For convenience, the Court will refer to this "means" as the "means for fetching limitation."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

A0030

I

## Case5:08-CV-00882-PSG Document: 33 Page: 112/12 Filed: 06/27/2014

instruction in a sequential order." Therefore, at this time, the Court declines to use any different 1 words or phrases to construe the phrase "multiple sequential instructions." 2

3

24 25

"... configured and connected to ... supply multiple sequential instructions to central processing unit integrated circuit during a single memory cycle"

Claim 1 recites that the "means for fetching" is configured and connected to supply multiple sequential instructions to the central processing unit "during a single memory cycle." The parties request the Court to decide what, if any, effect the reexamination proceedings had on the meaning of the phrase "during a single memory cycle."<sup>13</sup> Specifically, the issue tendered to the Court is whether the phrase should be defined as requiring a "prefetch buffer."

During reexamination, the inventors, in referring to the phrase "during a single memory

cycle," defended allowance of the claim over a prior art reference known as "Edwards" by stating

the following:

2.

Edwards describes the way the Transputer decodes and executes instructions. As described in Edwards, see, e.g., Fig. 8, below, instructions are supplied to a one-instruction-wide instruction buffer, one at a time, and are there decoded. Fetching multiple instructions into a prefetch buffer and then supplying them one at a time is not sufficient to meet the claim limitation-the supplying of "multiple sequential instructions to a CPU during a single memory cycle."<sup>1</sup>

Upon review, the Court does not find that the cited statements constitute a basis for

construing the language of Claim 1 to include the presence or configuration of a prefetch buffer.<sup>15</sup>

<sup>13</sup> (See, e.g., Plaintiffs' Consolidated Responsive Claim Construction Brief at 26-28, hereafter, "Plaintiffs' Brief," Docket Item No. 315 in No. C 08-00877 JW.)

<sup>15</sup> Plaintiffs cite to three additional statements made by the inventors that purportedly contain similar disavowals. (See Plaintiffs' Brief at 27-28.) However, the Court finds that none of these cited statements refer to a "prefetch buffer." Further, each cited statement expressly distinguishes the alleged invention from the prior art reference on the same basis, namely, that the 26 27 instructions are supplied to the CPU "during a single memory cycle." (Id.)

<sup>&</sup>lt;sup>14</sup> (See Declaration of Kyle Chen in Support of Plaintiffs' Consolidated Responsive Claim Construction Brief, hereafter, "Chen Decl.," Ex. 16, Amendment in Response to Non Final Office Action in Ex Parte Reexamination Proceedings at 26, Docket Item No. 316-16.)

## Case5:08-CV-00882-PSG Document: 33 Page: 113/12 Filed: 06/27/2014

Having disposed of the only issue tendered with respect to this phrase, the Court declines to further
 construe it.<sup>16</sup>

#### 3. "push down stack connected to said arithmetic logic unit"

Claim 1 recites a central processing unit integrated circuit including an arithmetic logic unit and "a first push down stack connected to said arithmetic logic unit." The parties tender for construction the phrase "push down stack connected to said arithmetic logic unit."

As to this phrase, the Court finds that a person of ordinary skill in the art reading the '749 Patent would understand the phrase "push down stack" to mean a last-in, first-out ("LIFO") data storage structure, in which the last item placed (pushed) onto the stack is the first item removed (popped) from the stack.<sup>17</sup> Further, the Court finds that a person of ordinary skill in the art at the time of the invention would understand that a "push down stack" can be implemented using a dedicated top-of-stack register or a logical stack "pointer" to indicate the "top of the stack" element regardless of its location. For example, the written description discusses stack pointers 102 and 104 in Fig. 2.<sup>18</sup>

Finally, with respect to this phrase, the parties dispute whether the "connected to" language should be construed as "directly connected to" or "physically connected to." The claim requires that the push down stack be "connected" to the arithmetic logic unit. The Court finds that a person of

<sup>&</sup>lt;sup>16</sup> The parties did not request the Court to construe the meaning of the phrase "during a single memory cycle."

<sup>&</sup>lt;sup>17</sup> See, e.g., MODERN DICTIONARY OF ELECTRONICS 603 (7th ed. 1999) (defining a "pushdown stack" as a "circuit that operates in the reverse of a shift register," and explaining that "[w]hereas[] a shift register is a first-in first-out (FIFO) circuit, pushdown stacks are last-in, first-out (LIFO) memories. When data is requested, the stack will read the last data stored, and all other data will move one step closer to the output. Unless memory is emptied, the first data in will never be retrieved."). The same source alternatively defines a "pushdown stack" as "[e]ssentially a last-in, first-out buffer" in which, "[a]s data is added, the stack moves down with the last item, added [sic] taking the top position. Id. Thus, the "[s]tack height varies with the number of stored items, increasing or decreasing with the entering or retrieving of data. The words push (move down) and pop (retrieve the most recently stoked [sic] item) are used to describe its operation." Id.

 <sup>&</sup>lt;sup>18</sup> Referring to Fig. 2, the specification states: "Stack pointer 102, return stack pointer 104, mode register 106 and instruction register 108 are also connected to the internal data bus 90 by lines 110, 112, 114 and 116, respectively." (See '749 Patent, Col. 6:39-42.)

## Case5:08-cv-00882-PSG Document: 33 Fige06/12/12 Filed: 06/27/2014

ordinary skill in the art would understand that the stack might be implemented using "pointers," which negates the need to connect the stack directly or physically to the arithmetic logic unit.<sup>19</sup> Therefore, the Court declines to add as a limitation that the connection must be direct or physical.

4 Accordingly, the Court construes the phrase "push down stack connected to said arithmetic5 logic unit" to mean:

6

7

8

15

16

27

28

1

2

3

#### a last-in-first-out data storage element connected to the arithmetic logic unit.

4. "instruction register"

Claim 1 contains two "wherein" clauses. With respect to the first "wherein" clause, the

9 parties tender for construction the phrase "wherein the microprocessor system comprises an

10 instruction register."<sup>20</sup>

11 In computer systems, the phrase "instruction register" has a plain and ordinary meaning,

12 namely, a "register in a central processing unit that holds the address of the next instruction to be

13 executed."<sup>21</sup> A person of ordinary skill in the art reading the written description would understand

14 that the inventors are using the phrase with its plain and ordinary meaning:

Instruction register 108 receives four 8-bit byte instruction words 1-4 on 32-bit internal data bus 90.

('749 Patent, Col. 7:53-55.)<sup>22</sup>

The parties have drawn the Court's attention to a related term that was construed by Judge
Ward and that was subsequently affirmed by the Federal Circuit. Judge Ward's construction related
to phrases such as "instruction groups" and "operand" in Claim 29 of the '584 Patent. See Tech.

<sup>19</sup> See MODERN DICTIONARY OF ELECTRONICS 603 (7th ed. 1999) ("In actual practice, a hardware-implemented pushdown stack is a collection of registers with a counter that serves as a pointer to indicate the most recently loaded register. Registers are unloaded in the reverse of the sequence in which they were loaded.").

- <sup>21</sup> <u>See MICROSOFT COMPUTER DICTIONARY 276 (5th ed. 2002).</u>
  - <sup>22</sup> The Court notes that the phrase "8-bit byte" is unusual and appears to be redundant.

 <sup>&</sup>lt;sup>20</sup> The Court notes that both the body of the claim and the first "wherein" clause disclose a
 microprocessor system *comprising* recited limitations. However, conventional claim language
 would have the wherein clause formatted to provide that "the microprocessor system *further* comprises . . ." to avoid any confusion between the wherein clause and the body of the claim.

## Case5:08-CV-00882-PSG Document:33 Filed06/12/12 Filed:06/27/2014

| 1  | Props. Ltd., 514 F. Supp. 2d at 931-34. The claims of the '584 Patent deal specifically with an                                                                                                                                                                                                                           |  |  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2  | embodiment that includes "variable width operands." (See '584 Patent, Col. 16:7-26.) This                                                                                                                                                                                                                                 |  |  |
| 3  | particular embodiment requires all operands to be right justified in the instruction register so that the                                                                                                                                                                                                                 |  |  |
| 4  | microprocessor can quickly locate the operands of variable width without the need "to specify the                                                                                                                                                                                                                         |  |  |
| 5  | different operand sizes." (See '584 Patent, Col. 16:24-26.) However, unlike Claim 29 of the '584                                                                                                                                                                                                                          |  |  |
| 6  | Patent, Claim 1 of the '749 Patent does not contain such phrases. Thus, the Court does not find                                                                                                                                                                                                                           |  |  |
| 7  | Judge Ward's construction pertinent.                                                                                                                                                                                                                                                                                      |  |  |
| 8  | Because the Court finds that the language of the claim has been used with its plain and                                                                                                                                                                                                                                   |  |  |
| 9  | ordinary meaning, the Court declines to further construe it. <sup>23</sup>                                                                                                                                                                                                                                                |  |  |
| 10 | B. <u>'890 Patent</u>                                                                                                                                                                                                                                                                                                     |  |  |
| 11 | Claim 11 of the '890 Patent <sup>24</sup> provides:                                                                                                                                                                                                                                                                       |  |  |
| 12 | A microprocessor, which comprises a main central processing unit and a <b>separate direct memory access central processing unit</b> in a single                                                                                                                                                                           |  |  |
| 13 | integrated circuit comprising said microprocessor, said main central<br>processing unit having an arithmetic logic unit, a first push down stack with a                                                                                                                                                                   |  |  |
| 14 | top item register and a next item register, connected to provide inputs to said                                                                                                                                                                                                                                           |  |  |
| 15 | arithmetic logic unit, an output of said arithmetic logic unit being connected<br>to said top item register, said top item register also being connected to provide<br>inputs to an internal data bus, said internal data bus being bidirectionally                                                                       |  |  |
| 16 | connected to a loop counter, said loop counter being connected to a<br>decrementer, said internal data bus being bidirectionally connected to a stack                                                                                                                                                                     |  |  |
| 17 | pointer, return stack pointer, mode register and instruction register, said stack<br>pointer pointing into said first push down stack, said internal data bus being                                                                                                                                                       |  |  |
| 18 | connected to a memory controller, to a Y register of a return push down stack,<br>an X register and a program counter, said Y register, X register and program                                                                                                                                                            |  |  |
| 19 | counter providing outputs to an internal address bus, said internal address bus<br>providing inputs to said memory controller and to an incrementer, said                                                                                                                                                                 |  |  |
| 20 |                                                                                                                                                                                                                                                                                                                           |  |  |
| 21 | $^{23}$ The Court notes that in a summary of an in-person interview with the examiner issued on October 25, 1004, the examiner noted with respect to Claim 1, "energy with is variable and right                                                                                                                          |  |  |
| 22 | October 25, 1994, the examiner noted with respect to Claim 1: "operand width is variable and right adjusted." (See Chen Decl., Ex. 19, Examiner Interview Summary Record, Docket Item No. 316-                                                                                                                            |  |  |
| 23 | 20.) The statement appears to have been made in an attempt to distinguish prior art known as "Boufarah," and the Court finds that it may potentially impose a limitation on the type of operands that are to be used and the positioning of the operands in the instruction register. The Court finds                     |  |  |
| 24 | that are to be used and the positioning of the operands in the instruction register. The Court finds<br>that a full understanding of the meaning of this statement and the events that gave rise to it might be<br>relevant to the present analysis. Thus, the Court finds that it would benefit from further briefing as |  |  |
| 25 | relevant to the present analysis. Thus, the Court finds that it would benefit from further briefing as to this issue, as discussed below.                                                                                                                                                                                 |  |  |
| 26 | <sup>24</sup> The '890 Patent and the '336 Patent were filed on the same day. However, the '890 Patent the '226 Patent (See Char Deal <b>See</b> 2, 12 (stating that the '800 Patent                                                                                                                                      |  |  |

Patent was issued earlier than the '336 Patent. (See Chen Decl. ¶¶ 2, 12 (stating that the '890 Patent was issued on June 25, 1996, while the '336 Patent was issued on September 15, 1998).)

## Case5:08-cV-00882-PSG Document:333 File806/12/12 File8.06/27/2014

incrementer being connected to said internal data bus, said direct memory access central processing unit providing inputs to said memory controller, said memory controller having an address/data bus and a plurality of control lines for connection to a random access memory.

The parties tender for construction the phrase "separate direct memory access central processing unit."

Claim 11 provides two separate central<sup>25</sup> processing units ("CPU"): a "main" CPU and a "direct memory access" ("DMA") CPU. The Court finds that a person of ordinary skill in the art would understand "CPU" to mean a unit of a computing system that fetches, decodes, and executes programmed instructions.<sup>26</sup> In the written description, the inventors use the term CPU consistently with its plain and ordinary meaning.<sup>27</sup>

Further, the written description criticizes "[c]onventional microprocessors" that use "DMA controllers" because "some processing by the main central processing unit (CPU) of the microprocessor is required."<sup>28</sup> With respect to the DMA CPU, the written description states that an object of the invention is to provide a microprocessor "in which DMA does not require use of the main CPU during DMA requests and responses and which provides very rapid DMA response with predictable response times."<sup>29</sup>

<sup>25</sup> The parties agree that a person of ordinary skill would understand "central" processing unit to refer to a processing unit, and that the word "central" does not necessarily connote the primary processor in a particular hierarchy.

- <sup>28</sup> ('890 Patent, Col. 1:52-58.)
  - <sup>29</sup> ('890 Patent, Col. 2:2-5.)

 <sup>&</sup>lt;sup>26</sup> See, e.g., MODERN DICTIONARY OF ELECTRONICS 107 (7th ed. 1999) (defining a CPU as "[t]hat unit of a computing system that fetches, decodes, and executes programmed instructions and maintains the status of results as the program is executed").

 <sup>&</sup>lt;sup>27</sup> (See, e.g., '890 Patent, Col. 8:22-24 ("The DMA CPU 72 controls itself and has the ability to fetch and execute instructions. It operates as a co-processor to the main CPU 70 (FIG. 2) for time specific processing.").)

1 Accordingly, the Court construes the term "separate direct memory access central processing 2 unit" to mean: 3 a central processing unit that accesses memory and that fetches and executes instructions directly, separately, and independently of the main central 4 processing unit. 5 C. **'336 Patent** 1. Claim 1 6 7 Claim 1 of the '336 Patent provides: 8 A microprocessor system, comprising a single integrated circuit including a central processing unit and an entire ring oscillator variable speed system clock in said 9 single integrated circuit and connected to said central processing unit for clocking said central processing unit, 10 said central processing unit and said ring oscillator variable 11 speed system clock each including a plurality of electronic devices correspondingly constructed of the same process technology with corresponding manufacturing variations, 12 a processing frequency capability of said central processing unit and a speed of said ring oscillator variable speed system clock 13 varying together due to said manufacturing variations and due to at least operating voltage and temperature of said single integrated 14 circuit: 15 an on-chip input/output interface connected to exchange coupling control signals, addresses and data with said central 16 processing unit; and a second clock independent of said ring oscillator variable 17 speed system clock connected to said input/output interface, wherein a clock signal of said second clock originates from a source other than said ring oscillator variable speed system clock. 18 19 The parties tender the phrase "ring oscillator" for construction. 20Upon review, the Court finds that one of ordinary skill in the art would understand the phrase 21 "ring oscillator" to mean: "interconnected electronic components comprising multiple odd numbers of inverters arranged in a loop."<sup>30</sup> When a voltage is applied, the ring oscillator generates signals 22 23 that are used by the processing unit to regulate the timing of its operations. In contrast with a circuit 24 25 <sup>30</sup> The parties agree that a "ring oscillator" is "an oscillator having a multiple, odd number of inversions arranged in a loop," which is the construction arrived at by Judge Ward in the Texas 26 action, though they disagree about whether additional limitations should be added to Judge Ward's construction of the term. (See Plaintiffs' Brief at 3; Defendants' Opening Claim Construction Brief

- for the "Top Ten" Terms at 16-17, Docket Item No. 310 in No. C 08-00877 JW.)
- 28

# Case5:08-2V-00882-PSG Document: 33 Filed: 118 Filed: 06/27/2014

| 1        | that receives its timing signal from an external clock, a person of ordinary skill in the art reading the                                                                                                      |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2        | patent would understand that Claim 1 claims a "single integrated circuit," fabricated so as to include                                                                                                         |  |  |
| 3        | a "ring oscillator."                                                                                                                                                                                           |  |  |
| 4        | At issue is whether the phrase "ring oscillator" should be given a specialized meaning based                                                                                                                   |  |  |
| 5        | on statements made by the inventors during reexamination of Claims 4 and 8 of the '148 Patent. <sup>31</sup>                                                                                                   |  |  |
| 6        | Claim 4 of the '148 Patent claims in pertinent part:                                                                                                                                                           |  |  |
| 7        | A microprocessor integrated circuit comprising a ring oscillator                                                                                                                                               |  |  |
| 8        | having a variable output frequency, wherein the ring oscillator<br>provides a system clock to the processing unit, the ring oscillator                                                                         |  |  |
| 9        | disposed on said integrated circuit substrate.                                                                                                                                                                 |  |  |
| 10       | Claim 8 of the '148 Patent has a similarly worded limitation.                                                                                                                                                  |  |  |
| 11       | During reexamination, the examiner reviewed the allowance of Claims 4 and 8 over U.S.                                                                                                                          |  |  |
| 12       | Patent No. 4,689,581 ("Talbot"). The Talbot Patent, which is entitled "Integrated Circuit Phase                                                                                                                |  |  |
| 13       | Locked Loop Timing Apparatus," claims:                                                                                                                                                                         |  |  |
| 14       | an integrated circuit device and a timing apparatus formed on a common single chip, said timing apparatus comprising a phase locked                                                                            |  |  |
| 15       | loop [comprising, <i>inter alia</i> ] a voltage controlled oscillator arranged to<br>be controlled by [a] voltage signal to produce [an] output timing signal                                                  |  |  |
| 16       | at its output.                                                                                                                                                                                                 |  |  |
| 17       | (Talbot, Col. 10:48-11:9.)                                                                                                                                                                                     |  |  |
| 17       | Preliminarily, the examiner rejected Claims 4 and 8 of the '148 Patent as unpatentable over                                                                                                                    |  |  |
| 10<br>19 | Talbot. During the course of reexamination proceedings, the examiner conducted an interview with                                                                                                               |  |  |
|          | the patent owner and discussed whether Claims 4 and 8 were allowable over Talbot. <sup>32</sup> Afterward,                                                                                                     |  |  |
| 20       |                                                                                                                                                                                                                |  |  |
| 21       |                                                                                                                                                                                                                |  |  |
| 22       |                                                                                                                                                                                                                |  |  |
| 23       | <sup>31</sup> Because the '148 Patent shares the same specification with the '336 Patent and is directly related to the other three Patents-in-Suit, the Court finds that any representation regarding similar |  |  |
| 24       | terms made by the inventors during the prosecution of the '148 Patent is relevant to its consideration and construction of the terms in the '336 Patent. See Microsoft Corp. v. Multi-Tech Sys., Inc., 357     |  |  |
| 25       | F.3d 1340, 1350 (Fed. Cir. 2004) ("Any statement of the patentee in the prosecution of a related application as to the scope of the invention would be relevant to claim construction.").                      |  |  |
| 26       | <sup>32</sup> (See Otteson Decl., Ex. X, Ex Parte Reexamination Interview Summary, Docket Item No.                                                                                                             |  |  |
| 27       | 310-2.)                                                                                                                                                                                                        |  |  |
| 28       | 14                                                                                                                                                                                                             |  |  |
|          |                                                                                                                                                                                                                |  |  |
|          |                                                                                                                                                                                                                |  |  |

l

|          | Case5:08-cv-00882-PSG Document: 33 Filed06/12/12 Filed: 06/27/2014<br>Document: 364 Filed06/12/12 Page15 of 23                                                                                                    |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1        | the examiner prepared and sent to the patent owner an "Interview Summary." <sup>33</sup> Specifically, with                                                                                                       |  |
| 2        | respect to the discussion of Talbot, the examiner wrote:                                                                                                                                                          |  |
| 3        | Continuing, the patent owner further argued that the reference of Talbot does                                                                                                                                     |  |
| 4        | not teach of a "ring oscillator." The patent owner discussed features of a ring oscillator, such as being <b>non-controllable</b> , and being <b>variable based on the</b>                                        |  |
| 5        | environment. The patent owner argued that these features distinguish<br>over what Talbot teaches. The examiner will reconsider the current                                                                        |  |
| 6        | rejection based on a forthcoming response, which will include arguments similar to what was discussed. <sup>34</sup>                                                                                              |  |
| 7        | In its post-interview submission, the patent owner reiterated the contention that the claim                                                                                                                       |  |
| 8        | should be allowed because Talbot disclosed a "voltage-controlled oscillator" and not the "ring                                                                                                                    |  |
| 9        | oscillator" disclosed in the claim:                                                                                                                                                                               |  |
| 10       | Further, Talbot does not teach, disclose, or suggest the ring oscillator recited in claim 4. The Examiner cited col. 3, 11. 26-36, and oscillator                                                                 |  |
| 11       | circuit 12 shown in FIG. 1 of Talbot as teaching the recited ring oscillator. Talbot discusses a voltage-controlled oscillator (VCO) 12,                                                                          |  |
| 12       | but does not teach or disclose a ring oscillator. <sup>35</sup>                                                                                                                                                   |  |
| 13       | During the course of these claim construction proceedings, the inventors have continued to                                                                                                                        |  |
| 14       | maintain that Talbot was overcome during reexamination because it does not disclose a "ring                                                                                                                       |  |
| 15       | oscillator." <sup>36</sup>                                                                                                                                                                                        |  |
| 16       |                                                                                                                                                                                                                   |  |
| 17       | <sup>33</sup> An examiner's interview summary may serve as a basis for finding a prosecution disclaimer that narrows the claim scope. <u>See, e.g.</u> , <u>Rheox, Inc. v. Entact, Inc.</u> , 276 F.3d 1319, 1322 |  |
| 18<br>19 | (Fed. Cir. 2002); <u>Biovail Corp. Int'l v. Andrx Pharms., Inc.</u> , 239 F.3d 1297, 1302-04 (Fed. Cir. 2001).                                                                                                    |  |
| 19<br>20 | <sup>34</sup> (See Chen Decl., Ex. 4, Ex Parte Reexamination Interview Summary, Docket Item No.                                                                                                                   |  |
| 20       | 316-4 (emphasis added).)<br><sup>35</sup> (Ottason Dool Ex. V. Pomorks/Arguments et 11, hereafter, "Pomorks," Docket Item No.                                                                                     |  |
| 21       | <sup>35</sup> (Otteson Decl., Ex. Y, Remarks/Arguments at 11, hereafter, "Remarks," Docket Item No. 310-3.)                                                                                                       |  |
| 22       | <sup>36</sup> For instance, Defendants argued during the <u>Markman</u> hearing that the inventors' written submission distinguished the Talbot reference because Talbot lacked a ring oscillator and never       |  |
| 24       | mentioned a requirement of "non-controllability." Further, Defendants also refer to the inventors' written response on February 21, 2008, which states:                                                           |  |
| 25       | Further, <b>Talbot does not teach, disclose, or suggest the ring oscillator</b> recited in claim 4.<br>Talbot discusses a voltage-controlled oscillator (VCO) 12, but <b>does not teach or disclose</b>           |  |
| 26       | a ring oscillator. Talbot provides two different implementations of the VCO 12 in FIGS. 3-<br>4, neither one of which is a ring oscillator. Talbot refers to the oscillator of FIG. 3 as a                        |  |
| 27       | "frequency controlled oscillator" (col. 7, ll. 21-22) and the oscillator of FIG. 4 simply as a "voltage controlled oscillator" (col. 8, ll. 59-65). As the sole inventor of the cited reference,                  |  |
| 28       | 15                                                                                                                                                                                                                |  |
|          |                                                                                                                                                                                                                   |  |
|          |                                                                                                                                                                                                                   |  |
|          | A0038                                                                                                                                                                                                             |  |

## Case5:08-CV-00882-PSG Document:33 File006/12/12 File0.06/27/2014

The Court has examined the Talbot patent. Although the component is, indeed, referred to as 1 2 a "voltage-controlled oscillator," declarations and other extrinsic materials that have been tendered 3 during the claim construction proceedings call into question the validity of the inventors' contention to the PTO and to this Court that the "ring oscillator" is different from the "voltage-controlled 4 5 oscillator" disclosed in Talbot. On the one hand, the Court has received extrinsic evidence that the voltage-controlled oscillator disclosed in Talbot is a ring oscillator. On the other hand, arguments 6 7 have been submitted claiming that the voltage-controlled oscillator of Talbot is not a ring oscillator.37 8

9 Under clear Federal Circuit law, a submission made by an inventor during reexamination is
10 regarded as a disavowal only if the court finds that the allegedly disavowing statement is "so clear as
11 to show reasonable clarity and deliberateness, and so unmistakable as to show unambiguous
12 evidence of disclaimer." <u>Omega Eng'g, Inc. v. Raytek Corp.</u>, 334 F.3d 1314, 1325 (Fed. Cir. 2003)
13 (citations omitted).

Here, before arriving at a decision on the definition of the phrase "ring oscillator" in the
context of the Talbot reference, the Court finds that it would benefit from further briefing. In the
supplement briefs, the declarants shall fully articulate the technical basis for their opinions with
respect to whether the voltage-controlled oscillator disclosed in Talbot is or is not a ring oscillator.
The Court will return to the construction of the phrase "ring oscillator" following the completion of
the supplement briefing.

Talbot presumably possesses at least ordinary skill in the art, yet Talbot did not characterize either of the disclosed oscillators as ring oscillators. Applicants respectfully assert that the reason they were not characterized by Talbot as ring oscillators is because **they are not ring oscillators**. For at least the foregoing reasons, **Talbot does not teach**, **disclose**, **or suggest a ring oscillator** as recited in the claims. (Remarks at 11 (emphases added).)

<sup>37</sup> This issue is important to claim construction, because it is relevant to understanding in what manner the ring oscillator is "non-controllable," as distinguished from the voltage-controlled oscillator disclosed in Talbot. Resolving this conflict might affect how the Court approaches issues with respect to the validity of the patent claim at issue.

27 28

20

21

22

23

24

25

**2.** Claim 6

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

Claim 6 of the '336 Patent provides:

A microprocessor system comprising: a central processing unit disposed upon an integrated circuit substrate, said central processing unit operating at a processing frequency and being constructed of a first plurality of electronic devices;

an entire oscillator disposed upon said integrated circuit substrate and connected to said central processing unit, said oscillator **clocking said central processing unit** at a clock rate and being constructed of a second plurality of electronic devices, thus varying the processing frequency of said first plurality of electronic devices and the clock rate of said second plurality of electronic devices in the same way **as a function of parameter variation** in one or more fabrication or operational parameters associated with said integrated circuit substrate, thereby enabling said processing frequency to track said clock rate in response to said parameter variation; an on-chip input/output interface, connected between said central processing unit and an off-chip external memory bus, for facilitating exchanging coupling control signals, addresses and data with said central processing unit; and

an off-chip external clock, independent of said oscillator, connected to said input/output interface wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said oscillator and wherein a clock signal from said off-chip external clock originates from a source other than said oscillator.

#### a. "clocking said central processing unit"

The parties tender for construction the phrase "clocking said central processing unit."

Upon review, the Court finds that to one of ordinary skill in the art, the plain and ordinary

meaning of "clocking said central processing unit" is to provide a clock signal to the central

processing unit.

A further issue tendered with respect to this phrase is whether, based on the written description, the construction should include a limitation of the maximum or optimum frequency of the "clocking" function. In the written description of the '336 Patent, the phrase "maximum frequency possible" is used with respect to an embodiment.<sup>38</sup> A description of an embodiment in the

- specification may not be imposed as a limitation "unless the patentee has demonstrated a clear
- 25 26

28

<sup>&</sup>lt;sup>38</sup> (See '336 Patent, Col. 16:67-17:2 (stating that "[b]y deriving system timing from the ring oscillator 430, CPU 70 will always execute at the maximum frequency possible, but never too fast.").)

## Case5:08-CV-00882-PSG Document:33 File006/12/12 File0.06/27/2014

intention to limit the claim scope using 'words or expressions of manifest exclusion or restriction.'"
 <u>Innova/Pure Water, Inc. v. Safari Water Filtration Sys., Inc.</u>, 381 F.3d 1111, 1117 (Fed. Cir. 2004)
 (citation omitted). Here, the Court finds that the cited language does not demonstrate "a clear
 intention to limit the claim scope." <u>Id.</u>

Accordingly, the Court construes "clocking said central processing unit" to mean:

providing a timing signal to said central processing unit.

5

6

7

8

9

10

19

20

21

22

23

24

### b. "as a function of parameter variation"

The parties tender for construction the phrase "as a function of parameter variation." The full phrase is: "thus varying the processing frequency of said first plurality of electronic devices and the clock rate of said second plurality of electronic devices in the same way **as a function of** 

#### 11 **parameter variation.**"

The disputed issue is whether the phrase requires a mathematical type predetermined
functional relationship. Upon review, the Court finds that a person of ordinary skill in the art
reading the patent would understand that the phrase "as a function of" is describing a variable that
depends on and varies with another.<sup>39</sup> Because neither the written description nor the prosecution
history provide a basis for concluding that the phrase should be limited to a narrower definition of an
exact mathematical type functional relationship, the Court declines to do so. Having resolved the
only dispute tendered with respect to this phrase, the Court declines to construe it further.

#### 3. Claim 10

Claim 10 of the '336 Patent provides:

In a microprocessor system including a central processing unit, a method for clocking said central processing unit comprising the steps of: providing said central processing unit upon an integrated

circuit substrate, said central processing unit upon an integrated

 <sup>&</sup>lt;sup>39</sup> The Court observes that "function" is a very broad term. <u>See, e.g.</u>, MODERN DICTIONARY
 OF ELECTRONICS 311-12 (7th ed. 1999) (defining "function" as, *inter alia*, a "quantity of value that
 depends on the value of one or more other quantities" or a "specific purpose of an entity, or its
 characteristic action," and defining a number of phrases that include the term "function," such as
 "function codes," "function keys" and a "function table").

#### 4. Claim 11

1

2

3

4

5

6

7

8

9

10

11

12

13

14

Claim 11 of the '336 Patent provides:

A microprocessor system, comprising a single integrated circuit including a central processing unit and an entire ring oscillator variable speed system clock in said single integrated circuit and connected to said central processing unit for clocking said central processing unit, said central processing unit and said ring oscillator variable speed system clock each including a plurality of electronic devices correspondingly constructed of the same process technology with corresponding manufacturing variations, a processing frequency capability of said central processing unit and a speed of said ring oscillator variable speed system clock varying together due to said manufacturing variations and due to at least operating voltage and temperature of said single integrated circuit; an on-chip input/output interface connected to exchange coupling control signals, addresses and data with said central processing unit; and a second clock independent of said ring oscillator variable speed system clock connected to said input/output interface, wherein said central processing unit operates asynchronously to said input/output interface.

The parties tender for construction the phrase "wherein said central processing unit operates asynchronously to said input/output interface."

Claim 11 discloses a microprocessor system comprising, among others, a central processing unit and an entire ring oscillator variable speed system clock connected to said central processing unit, an on-chip input/output interface, and "a second clock independent of said ring oscillator variable speed system clock" connected to said input/output interface. The subject phrase is contained in a "wherein" clause that describes the relationship between the timing control signal of the central processing unit and the timing signal of the on-chip input/output interface. The claim discloses that the central processing unit operates "asynchronously" to the input/output interface.

The written description is silent as to whether there is or can be *any* timing relationship between the central processing unit and the input/output interface or between their respective clocks.

The inventors first introduced the term "operates asynchronously to" during the

re-examination of the '336 Patent in order to "clarify the meaning of 'independent' as recited in the

# Case5:08-cv-00882-PSG Bocument:333 Fled: 06/27/2014

| 1        | claims." <sup>40</sup> The examiner had focused on a reference known as "Kato" that purported to show two                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2        | clock signals that are "in synchronism with each other." (Id. at 19.) The inventors explained that                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 3        | "Kato does not reveal any teaching that any of the components of the data processing circuit operate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 4        | asynchronously with each other." (Id.) In support of the "independent" and "asynchronous" nature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 5        | of its clocks, the inventors cited a textbook that describes what an asynchronous system is:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 6        | An <i>asynchronous</i> system is one containing two or more independent clock signals.<br>So long as each clock drives independent logic circuitry, such a system is effectively                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 7        | a collection of independent synchronous systems. The logical combination of signals derived from independent clocks, however, poses difficulty because of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 8        | unpredictability of their phase relationship. <sup>41</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 9        | Reading this prosecution history, a person of ordinary skill would understand that the word                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 10       | "asynchronously" <sup>42</sup> means that the timing signal from one clock is independent from and not derived                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 11       | from the other clock such that a phase relationship between the two clocks is not readily predictable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 12       | Accordingly, the Court construes "wherein said central processing unit operates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 13       | asynchronously to said input/output interface" to mean:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 14<br>15 | not derived from the timing control of the input/output interface such that there                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 16       | IV. CONCLUSION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 17       | The Court has construed the phrases and terms tendered for construction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 18       | On or before June 29, 2012, the parties shall meet and confer and file a Joint Statement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 19       | addressing the following issues:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 20       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 21       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 22       | <sup>40</sup> (See Declaration of Eugene Mar in Support of Defendants' Opening Claim Construction<br>Brief, Ex. G, In re Ex Parte Reexamination of U.S. Patent No. 5,809,336 at 17, Docket Item No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 23       | 213-2.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 24       | <sup>41</sup> ( <u>Id.</u> (citing STEPHEN A. WARD & ROBERT H. HALSTEAD, JR., COMPUTATION STRUCTURES 93 (1990)) (emphasis added).)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 25       | <sup>42</sup> One source provides nine different meanings for the term "asychronous." <u>See MODERN</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 26       | DICTIONARY OF ELECTRONICS 40 (7th ed. 1999) (defining the term, <i>inter alia</i> , as a "communication method in which data is sent when it is ready without being referenced to a timing clock, rather than writing writing writing the term and term |  |  |
| 27       | waiting until the receiver signals that it is ready to receive" or as referring to "computer program execution [that is] unexpected or unpredictable with respect to the instruction sequence").                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 28       | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |

## Case5:08-CV-00882-PSG Document:33 File06/12/12 Filed: 06/27/2014

(1) A proposed schedule for supplemental briefs consistent with the terms of this Order; In light of the Court's impending retirement,<sup>43</sup> the Court proposes to assign this case (2)to Magistrate Judge Grewal. In their Statement, the parties shall state whether they jointly consent to having this case immediately reassigned to Judge Grewal. In the event the parties do not consent to the immediate reassignment, the case will remain with Judge Ware and be subject to reassignment in due course.

ames Wase

United States District Chief Judge

Dated: June 12, 2012 <sup>43</sup> On April 28, 2012, Chief Judge Ware announced that he plans to "retire in August 2012 as the terms of his current law clerks come to an end." <u>See</u> Chief Judge Ware Announces Transition, available at http://www.cand.uscourts.gov/news/82. A0045

#### Case5:08-cv-00882-PSG Document: 33 Page: 127/12 Filed: 06/27/2014 THIS IS TO CERTIFY THAT COPIES OF THIS ORDER HAVE BEEN DELIVERED TO: 1 2 Deepak Gupta dgupta@fbm.com Eugene Y. Mar emar@fbm.com 3 Harold H. Davis harold.davis@klgates.com James Carl Otteson jim@agilityiplaw.com Jas S Dhillon jas.dhillon@klgates.com 4 Jeffrey M. Fisher jfisher@fbm.com 5 Jeffrey Michael Ratinoff jeffrey.ratinoff@klgates.com John L. Cooper jcooper@fbm.com Kyle Dakai Chen kyle.chen@cooley.com 6 Mark R. Weinstein mweinstein@cooley.com 7 Michelle Gail Breit mbreit@agilityiplaw.com Nan E. Joesten njoesten@fbm.com Paul A. Alsdorf palsdorf@fbm.com 8 Samuel Citron O'Rourke eupton@whitecase.com 9 Stephanie Powers Skaff sskaff@fbm.com Timothy Paar Walker timothy.walker@klgates.com William Sloan Coats william.coats@kayescholer.com 10 11 Dated: June 12, 2012 **Richard W. Wieking, Clerk** 12 13 /s/ JW Chambers By: William Noble 14 **Courtroom Deputy** 15 16 17 18 19 20 21 22 23 24 25 26 27 28

|                                 | Case: 14-1076 Document: 33 Page: 128 Filed: 06/27/2014<br>Case5:08-cv-00882-PSG Document410 Filed12/04/12 Page1 of 3 |                                                                             |  |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|
| 1<br>2<br>3<br>4<br>5<br>6<br>7 |                                                                                                                      |                                                                             |  |
| 8                               | UNITED STATES                                                                                                        | DISTRICT COURT                                                              |  |
| 9                               | NORTHERN DISTRI                                                                                                      | CT OF CALIFORNIA                                                            |  |
| 10                              | SAN JOSE                                                                                                             | DIVISION                                                                    |  |
| 10<br>11<br>12<br>13            | ACER, INC., ACER AMERICA<br>CORPORATION and GATEWAY, INC.,<br>Plaintiffs,                                            | Case No. 5:08-cv-00877 PSG<br>( <b>Re: Docket Nos. 356, 357, 358, 374</b> ) |  |
| 14                              | V.                                                                                                                   |                                                                             |  |
| 15<br>16                        | TECHNOLOGY PROPERTIES LTD.,<br>PATRIOT SCIENTIFIC CORPORATION,<br>ALLIACENSE LTD.,                                   |                                                                             |  |
| 17                              | Defendants.                                                                                                          |                                                                             |  |
| 18<br>19<br>20                  | HTC CORPORATION, HTC AMERICA, INC.,<br>Plaintiffs,                                                                   | Case No. 5:08-cv-00882 PSG<br>( <b>Re: Docket Nos. 385, 387, 388, 403</b> ) |  |
| 20                              | V.                                                                                                                   |                                                                             |  |
| 21<br>22<br>23                  | TECHNOLOGY PROPERTIES LTD.,<br>PATRIOT SCIENTIFIC CORPORATION,<br>ALLIACENSE LTD.,                                   |                                                                             |  |
| 23<br>24                        | Defendants.                                                                                                          |                                                                             |  |
| 25                              |                                                                                                                      |                                                                             |  |
| 26                              | CLAIM CONSTRUCTION ORDER                                                                                             |                                                                             |  |
| 27                              | In this patent infringement suit, Plaintiffs Acer, Inc., Acer America Corp., Gateway, Inc.,                          |                                                                             |  |
| 28                              | and Plaintiffs HTC Corp. and HTC America, Inc.                                                                       | (collectively "Plaintiffs") seek a declaratory                              |  |
|                                 | Case No.: 08-0877<br>ORDER<br><b>A0047</b>                                                                           |                                                                             |  |

**United States District Court** For the Northern District of California

### Case: 14-1076 Document: 33 Page: 129 Filed: 06/27/2014 Case5:08-cV-00882-PSG Document419 Filed12/04/12 Page2 of 3

judgment that they do not infringe patents owned by Defendants Technology Properties Ltd., Patriot Scientific Corp., and Alliacense Ltd. (collectively "Defendants").<sup>1</sup> Consistent with Pat. L.R. 4-3(c), the parties seek further construction of terms and phrases in claims in the patents-insuit.<sup>2</sup> Plaintiffs and Defendants each also seek reconsideration of Judge Ware's earlier constructions of certain terms.<sup>3</sup>

As part of those motions for reconsideration, Plaintiffs seek to file a sur-reply on the grounds that Defendants' reply to their motion for reconsideration introduced new arguments and new evidence.<sup>4</sup> The court GRANTS Plaintiffs' motion to file the sur-reply.

In light of this case's long history and the trial date set for June 24, 2013, the court does not wish to add any further delay to the constructions by its preparation of a complete opinion setting forth its reasoning and analysis. To that end, the court at this time will simply issue its constructions without any significant reasoning and analysis:

| CLAIM TERM                                    | CONSTRUCTION                                                                                                                                                                                             |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "instruction register"                        | Register that receives and holds one or more<br>instructions for supplying to circuits that<br>interpret the instructions                                                                                |
| "ring oscillator"                             | an oscillator having a multiple, odd number of<br>inversions arranged in a loop, wherein the<br>oscillator is variable based on the temperature,<br>voltage and process parameters in the<br>environment |
| "separate DMA CPU"                            | <ul> <li>a central processing unit that accesses memory</li> <li>and that fetches and executes instructions</li> <li>directly and separately of the main central</li> <li>processing unit</li> </ul>     |
| "supply the multiple sequential instructions" | provide the multiple sequential instructions in<br>parallel (as opposed to one-by-one) to said<br>central processing unit integrated circuit during                                                      |

Unless otherwise noted, the docket citations refer to Case No. 5:08-cv-00882 PSG.

A0048

26 <sup>2</sup> See Docket Nos. 387, 394.

27 <sup>3</sup> See Docket Nos. 385, 388.

28 See Docket No. 403.

> Case No.: 08-0877 ORDER

1

2

3

4

5

6

7

8

9

10

11

12

13

#### Case: 14-1076 Document: 33 Page: 130 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document410 Filed12/04/12 Page3 of 3

|                     | a single memory cycle                     |
|---------------------|-------------------------------------------|
| "clocking said CPU" | Providing a timing signal to said central |
|                     | processing unit                           |

**United States District Court** For the Northern District of California

| "clocking said CPU"                                                                                              | Providing a timing signal to said central processing unit |
|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
|                                                                                                                  |                                                           |
| The parties should rest assured that the court arrived at these constructions with a full                        |                                                           |
| appreciation of not only the relevant intrinsic                                                                  | c and extrinsic evidence, but also the Federal Circuit's  |
| teaching in <i>Phillips v. AWH Corp.</i> , <sup>5</sup> and its progeny. So that the parties may pursue whatever |                                                           |
| recourse they believe is necessary, a complete opinion will issue before entry of any judgment.                  |                                                           |
| IT IS SO ORDERED.                                                                                                |                                                           |
|                                                                                                                  |                                                           |
| Dated: December 4, 2012                                                                                          |                                                           |
|                                                                                                                  | Pore S. Aend                                              |
|                                                                                                                  | PAUL S. GREWAL<br>United States Magistrate Judge          |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
|                                                                                                                  |                                                           |
| <sup>5</sup> 415 F.3d 1303, 1312-15 (Fed. Cir. 2005).                                                            |                                                           |
| Case No.: 08-0877                                                                                                |                                                           |
| ORDER A00                                                                                                        | 140                                                       |
| AUU                                                                                                              |                                                           |

|          | Case: 14-1076 Document: 33 Page: 131 Filed: 06/27/2014<br>Case5:08-cv-00882-PSG Document509 Filed08/21/13 Page1 of 18 |                                                 |  |
|----------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--|
| 1        |                                                                                                                       |                                                 |  |
| 2<br>3   |                                                                                                                       |                                                 |  |
| 3<br>4   |                                                                                                                       |                                                 |  |
| 5        |                                                                                                                       |                                                 |  |
| 6        |                                                                                                                       |                                                 |  |
| 7        |                                                                                                                       |                                                 |  |
| 8        | UNITED STATES                                                                                                         | DISTRICT COURT                                  |  |
| 9        | NORTHERN DISTRI                                                                                                       | CT OF CALIFORNIA                                |  |
| 10       | SAN JOSE DIVISION                                                                                                     |                                                 |  |
| 11       |                                                                                                                       | I I                                             |  |
| 12       | ACER, INC., ACER AMERICA<br>CORPORATION and GATEWAY, INC.,                                                            | Case No. 5:08-cv-00877 PSG                      |  |
| 13       | Plaintiffs,                                                                                                           | (Re: Docket Nos. 356, 357, 358, 374)            |  |
| 14       | v.                                                                                                                    |                                                 |  |
| 15<br>16 | TECHNOLOGY PROPERTIES LTD.,<br>PATRIOT SCIENTIFIC CORPORATION,<br>ALLIACENSE LTD.,                                    |                                                 |  |
| 17<br>18 | Defendants.                                                                                                           |                                                 |  |
| 19       | HTC CORPORATION, HTC AMERICA, INC.,                                                                                   | Case No. 5:08-cv-00882 PSG                      |  |
| 20       | Plaintiffs,                                                                                                           | (Re: Docket Nos. 385, 387, 388, 403)            |  |
| 21       | v.                                                                                                                    |                                                 |  |
| 22<br>23 | TECHNOLOGY PROPERTIES LTD.,<br>PATRIOT SCIENTIFIC CORPORATION,<br>ALLIACENSE LTD.,                                    |                                                 |  |
| 24       | Defendants.                                                                                                           |                                                 |  |
| 25       |                                                                                                                       |                                                 |  |
| 26       | CLAIM CONSTRUCTION ORDER                                                                                              |                                                 |  |
| 27       | On November 30, 2012, following reassignment of this case to the undersigned with the                                 |                                                 |  |
| 28       | consent of the parties and in light of the retiremen                                                                  | t of Unier Judge ware, and the completion of an |  |
|          | Case No. 5:08-CV-00877 -PSG<br>CLAIM CONSTRUCTION ORDER - 1 -<br><b>A0050</b>                                         |                                                 |  |

United States District Court For the Northern District of California

#### Case: 14-1076 Document: 33 Page: 132 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document:509 Filed08/21/13 Page2 of 18

extended *Markman* hearing, the court issued an order from the bench construing five of the parties' disputed terms. The court provided a written summary of its constructions a few days later.<sup>1</sup> The court now explains its reasoning below.

#### I. BACKGROUND

In this suit, Plaintiffs Acer, Inc., Acer America Corp., Gateway, Inc., HTC Corp., and HTC America, Inc.<sup>2</sup> seek a declaratory judgment that they do not infringe patents owned by Defendants Technology Properties, Patriot Scientific, and Alliacense (collectively "TPL"). All of the patents at issue relate to various aspects of microprocessors.

On November 30, 2012, the court held a claim construction hearing to consider five disputed terms. Prior to the case being reassigned to the undersigned, Judge Ware considered the same five terms.<sup>3</sup> He construed three of them and asked for more briefing on two of them, although he also provided a tentative construction for the two.<sup>4</sup>

The Eastern District of Texas also has considered related terms in another case that TPL filed in 2006 against unrelated third parties. In that case, Judge Ward held a claim construction hearing and issued a decision construing terms based upon patents with the same specification as the patents at issue in this suit.<sup>5</sup> Several terms he construed overlap with terms at issue here. Although the case resolved before proceeding to trial, TPL appealed a portion of the claim construction ruling to the Federal Circuit with respect to one of the three patents in suit; the Federal Circuit affirmed the district court's judgment against TPL.<sup>6</sup>

<sup>4</sup> See id.

<sup>5</sup> See Tech. Properties Ltd. v. Matsushita Elec. Indus. Co., Ltd., 514 F. Supp. 2d 916, 927 (E.D. Tex. 2007) aff'd sub nom., 276 F. App'x 1019 (Fed. Cir. 2008). At issue were United States Patent Nos. 5,809,336, 6,598,148, and 5,784,584.

<sup>6</sup> See Tech. Properties Ltd., Inc. v. Arm, Ltd., 276 F. App'x 1019 (Fed. Cir. 2008).

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 2 -

### A0051

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

25

 $<sup>^{1}</sup>$  See Docket No. 381.

 <sup>&</sup>lt;sup>2</sup> Barco N.V. was originally a party and was a party to the motions at issue, but is no longer involved in the case.

 $<sup>^{3}</sup>$  See Docket No. 336.

### Case: 14-1076 Document: 33 Page: 133 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 509 Filed08/21/13 Page: 0618

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

26

27

The terms at issue are found in United States Patent No. 5,440,749 (the "749 Patent") titled "High Performance, Low Cost Microprocessor Architecture,"<sup>7</sup> United States Patent No. 5,809,336 (the "336 Patent") titled "High Performance Microprocessor Having Variable Speed System Clock,"<sup>8</sup> and United States Patent No. 5,530,890 (the "890 Patent"), titled "High Performance, Low Cost Microprocessor."<sup>9</sup> All three patents derive from the same original patent application that was subject to a ten-way restriction requirement and eventually resulted in six different patents known as the Moore Microprocessor Portfolio patents, all of which share a common specification.

The '749 Patent claims an invention that accelerates the operation of microprocessors by fetching multiple instructions from memory per memory cycle. Because a CPU can execute instructions faster than it can fetch them from memory, fetching multiple instructions per memory cycle can improve overall performance.

The '336 Patent claims an invention that allows the frequency of a CPU to fluctuate based upon conditions. Traditional microprocessors use fixed frequency clocks to regulate the frequency with which the CPU operates. Fixed clocks generally have to be set lower than the CPU's maximum possible frequency to ensure proper operation under the worst-case conditions. The '336 Patent claims an invention that solves this problem by placing a ring oscillator on the same microchip as the CPU to act as the clock. Because the ring oscillator is on the same microchip and made out of the same components as the CPU, it is subject to the same environmental conditions and thus it will operate at a variable speed based upon conditions allowing the CPU to operate at higher rates during good conditions and lower rates during bad.

The '890 Patent relates to microprocessor architecture and claims a direct memory access 22 mechanism. Most microprocessors have a direct memory access controller that handles the slow 23 operation of reading and writing to memory so that the CPU can execute other instructions while 24 waiting. The patent discloses a direct memory access CPU, which can execute some instructions in 25 addition to reading and writing to memory for the CPU.

See Docket No. 358-6.

28 <sup>9</sup> *See* Docket No. 368-2.

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 3 -

### A0052

<sup>&</sup>lt;sup>7</sup> See Docket No. 358-2.

#### Case: 14-1076 Document: 33 Page: 134 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 509 Filed08/21/13 Page4 of 18

#### **II. LEGAL STANDARDS**

Claim construction is exclusively within the province of the court.<sup>10</sup> "To construe a claim term, the trial court must determine the meaning of any disputed words from the perspective of one of ordinary skill in the pertinent art at the time of filing."<sup>11</sup> This requires a careful review of the intrinsic record, comprised of the claim terms, written description, and prosecution history of the patent.<sup>12</sup> While claim terms "are generally given their ordinary and customary meaning," the claims themselves and the context in which the terms appear "provide substantial guidance as to the meaning of particular claim terms."<sup>13</sup> Indeed, a patent's specification "is always highly relevant to the claim construction analysis."<sup>14</sup> Claims "must be read in view of the specification, of which they are part."<sup>15</sup>

Although the patent's prosecution history "lacks the clarity of the specification and thus is less useful for claim construction purposes," it "can often inform the meaning of the claim language by demonstrating how the inventor understood the invention and whether the inventor limited the invention in the course of prosecution, making the claim scope narrower than it would otherwise be."<sup>16</sup> The court also has the discretion to consider extrinsic evidence, including dictionaries, scientific treatises, and testimony from experts and inventors. Such evidence, however, is "less significant than the intrinsic record in determining the legally operative meaning of claim language."<sup>17</sup>

Judge Ware has already considered all of the terms currently before the court. Although the court granted leave for parties to file motions for reconsideration, it will take as its starting point that

<sup>10</sup> See Markman v. Westview Instruments, Inc., 517 U.S. 370, 387 (1996).

<sup>11</sup> *Chamberlain Group, Inc. v. Lear Corp.*, 516 F.3d 1331, 1335 (Fed. Cir. 2008).

<sup>12</sup> See id.; Phillips v. AWH Corp, 415 F.3d 1303, 1312 (Fed. Cir. 2005) (internal citations omitted).
 <sup>13</sup> Phillips, 415 F.3d at 1312, 1314.

<sup>14</sup> *Id.* at 1312-15.

<sup>15</sup> Markman v. Westview Instruments, Inc., 52 F.3d 967, 979 (Fed. Cir. 1995) (en banc), aff'd, 517 U.S. 370 (1996); see also Ultimax Cement Mfg. Corp v. CTS Cement Mfg. Corp., 587 F. 3d 1339, 1347 (Fed. Cir. 2009).

<sup>16</sup> *Phillips*, 415 F.3d at 1317 (internal quotations omitted).

 $1^{17}$  Id. (internal quotations omitted).

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 4 -

### A0053

#### Case: 14-1076 Case: 14-1076 Case: 125 Filed: 06/27/2014 Document: 509 Filed: 06/27/2014 Page: 0718

1 the earlier constructions are correct. Consistent with Local Rule 7-9, absent newly discovered

2 material facts, change in law, or manifest failure to consider material facts or arguments, the court

3 || will not alter any earlier constructions.<sup>18</sup>

### **III. CLAIM CONSTRUCTION**

#### A. "instruction register"

| 6                                                                     | Plaintiffs' Proposed Construction                                                                                                                                                                                                                                                                           | TPL's Proposed Construction                                                                        |  |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|
| 7                                                                     | Register that receives and holds one or more instructions for supplying to circuits that                                                                                                                                                                                                                    | Register that receives and holds one or more instructions for supplying to circuits that interpret |  |
| 8                                                                     | interpret the instructions, in which any<br>operands that are present must be right-justified                                                                                                                                                                                                               | the instructions                                                                                   |  |
| 9                                                                     | in the register                                                                                                                                                                                                                                                                                             |                                                                                                    |  |
|                                                                       | The parties dispute the construction of "instruction register" as used in claim 1 of the '749                                                                                                                                                                                                               |                                                                                                    |  |
| 10                                                                    | Patent. The term "instruction register" was added to a wherein clause in claim 1 of the '749 patent                                                                                                                                                                                                         |                                                                                                    |  |
| 11                                                                    | during reexamination. The patent claims a microprocessor system                                                                                                                                                                                                                                             |                                                                                                    |  |
| 12                                                                    | wherein the microprocessor system comprises an instruction register                                                                                                                                                                                                                                         |                                                                                                    |  |
| 13                                                                    | configured to store the multiple sequential instructions and from which instructions are accessed and decoded. <sup>19</sup>                                                                                                                                                                                |                                                                                                    |  |
| 14                                                                    | instructions are accessed and decoded.                                                                                                                                                                                                                                                                      |                                                                                                    |  |
| 15                                                                    | Judge Ware tentatively construed "instruction register" in the '749 patent as having its plain                                                                                                                                                                                                              |                                                                                                    |  |
| 16                                                                    | and ordinary meaning. <sup>20</sup> Quoting a dictionary, he determined that instruction register meant a                                                                                                                                                                                                   |                                                                                                    |  |
| 17                                                                    | "register in a central processing unit that holds the address of the next instruction to be executed." <sup>21</sup>                                                                                                                                                                                        |                                                                                                    |  |
| 18                                                                    | After construing the term, the court noted that the prosecution history might convince the court to                                                                                                                                                                                                         |                                                                                                    |  |
| 19                                                                    | limit its construction and requested more briefing. <sup>22</sup>                                                                                                                                                                                                                                           |                                                                                                    |  |
| 20                                                                    | The parties agree that the term has a slightly different meaning than the one the court                                                                                                                                                                                                                     |                                                                                                    |  |
| 21                                                                    | previously adopted because the court's previous definition came from a software dictionary and the                                                                                                                                                                                                          |                                                                                                    |  |
| 22                                                                    | patents are hardware-related. The parties agree that the meaning of "instruction register" in the                                                                                                                                                                                                           |                                                                                                    |  |
| 23                                                                    |                                                                                                                                                                                                                                                                                                             |                                                                                                    |  |
| 24                                                                    | <sup>18</sup> See Therasense, Inc. v. Becton, Dickinson & Co., 560 F. Supp. 2d 835, 844 (N.D. Cal. 2008)<br>(following courts in the Northern District of California that "have required a litigant to meet the<br>Civil Local Rule 7-9 standard when requesting reconsideration of a claim construction"). |                                                                                                    |  |
| 25 <sup>19</sup> See Docket No. 358-2, Reexam. Cert., col.1 ll.55-60. |                                                                                                                                                                                                                                                                                                             |                                                                                                    |  |
| 26                                                                    | <sup>20</sup> See Docket No. 336 at 11.                                                                                                                                                                                                                                                                     |                                                                                                    |  |
| 27                                                                    | <sup>21</sup> <i>Id.</i> at 10 (quoting MICROSOFT COMPUTER DICTIONARY 276 (5th ed. 2002)).                                                                                                                                                                                                                  |                                                                                                    |  |
| 28                                                                    | $^{22}$ See id. at 11 n.23.                                                                                                                                                                                                                                                                                 |                                                                                                    |  |
|                                                                       |                                                                                                                                                                                                                                                                                                             |                                                                                                    |  |
|                                                                       | Case No. 5:08-CV-00877 -PSG<br>CLAIM CONSTRUCTION ORDER - 5                                                                                                                                                                                                                                                 | -                                                                                                  |  |
|                                                                       | A0054                                                                                                                                                                                                                                                                                                       |                                                                                                    |  |

4

#### Case 14-1076 Document: 33 Page: 136 Filed: 06/27/2014 Case 5:08-cv-00882-PSG Document 509 Filed08/21/13 Page of 18

context of hardware is a "register that receives and holds one or more instructions for supplying to circuits that interpret the instructions." The court takes this construction as its starting point.

TPL urges the court to keep this construction while Plaintiffs argue for a more limited construction requiring that the operands in the register be right-justified. Even though Judge Ware's prior order indicated he was interested in an explanation of the prosecution history, the parties' arguments remain focused on the specification.

Plaintiffs argue that the specification requires the right-justified limitation for the register that it seeks. The Federal Circuit has instructed that "the specification may reveal a special definition given to a claim term by the patentee that differs from the meaning it would otherwise possess" or "reveal an intentional disclaimer."<sup>23</sup> However, only a clear disclaimer can justify narrowing the construction.<sup>24</sup> Where a patent consistently references a certain limitation or a preferred embodiment as the present invention, that also can serve to limit the scope of the invention where no other intrinsic evidence suggests otherwise.<sup>25</sup>

Here, Plaintiffs rely on a section of the patent specification that explains that the patented invention is able to use variable width operands because "operands must be right justified in the instruction register."<sup>26</sup> The specification describes this limitation as necessary to make the "magic" of the patent possible.<sup>27</sup> Plaintiffs argue that this is the equivalent of defining the "present invention," but the intrinsic evidence does not clearly support this limitation.

First, the right justified limitation is not a clear and consistent limitation given the overall context of the patent and the specification. The '749 patent is derived from an application that was subject to a ten-way restriction requirement that eventually resulted in six different patents. The original application, which eventually issued as the '749 patent disclosed all of the inventions in

- <sup>23</sup> *Phillips*, 415 F.3d at 1316.
- <sup>24</sup> See Voda v. Cordis Corp., 536 F.3d 1311, 1320 (Fed. Cir. 2008).
- <sup>25</sup> See Absolute Software, Inc., 659 F.3d at 1136.
- $^{26}$  See Docket No. 358-2 at col.18 ll.43-45.
- $^{27}$  Id.

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 6 -

### A0055

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

#### Case: 14-1076 Document: 33 Page: 137 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 509 Filed08/21/13 Page/ of 18

what is now their extensive shared specification.<sup>28</sup> Plaintiffs rely on one small section of the common specification, with the heading "Variable Width Operands," covering about twenty lines of the thirty-three column specification.<sup>29</sup> Although this small section contains strong limiting language, because the specification is common to ten different inventions, it does not necessarily apply to the '749 Patent. In fact, Judge Ware previously held that one of those inventions, disclosed in the '584 patent, deals specifically with variable width operands.<sup>30</sup> But variable width operands are not essential to what is claimed in the '749 Patent. Claim 1 of the '749 Patent, the claim at issue here, does not contain the term operand or require variable width operands. Although parties focus on the '749 patent, the same reasoning applies to the '890 Patent.

Second, the specification actually discloses an embodiment where the operands are not right justified. In one embodiment, the instruction register receives four 8-bit instructions.<sup>31</sup> The specification disclosed two instructions, the "Read-Local-Variable XXXX" and "Write-Local-Variable XXXX," which are fixed width instructions that have a 4-bit opcode and a 4-bit operand.<sup>32</sup> These instructions can go into any of the four 8-bit slots in the instruction register and thus would contain operands that are not right justified.<sup>33</sup> At oral argument, Plaintiffs disputed TPL's characterization of these embodiments, arguing that the "4-bit operands" are not actually operands, but the location in temporary storage where the operand actually exists.<sup>34</sup> Even if the location in temporary storage is not a traditional operand, it acts similarly to one and adds further intrinsic evidence supporting a finding that the right justified limitation does not apply to the '749 and '890 patents.

- 19
   20
   21
   22
   23
   24
   25
   26
   27
   28
- $\frac{1}{28}$  See generally, Docket No. 358-2 at col.1-35.
- <sup>29</sup> See Docket No. 358-2 at col.18 ll.35-56.
- <sup>30</sup> *See* Docket No. 336 at 11.
- <sup>31</sup> See Docket No. 358-2 at col.7 ll.50-58.
- <sup>32</sup> See Docket No. 358-2 at col.31-32 ll.45-15.
- <sup>33</sup> See generally, *id.* at col.7 ll.50-58.
- $^{34}$  See Docket No. 382 at 106-07.

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 7 -

### A0056

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

# Case: 14-1076 Document: 33 Page: 138 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document:509 Filed08/21/13 Pages of 18

| 1        | Plaintiffs do briefly cite to the prosecution history where, in a handwritten summary of an in-                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 2        | person interview in response to a Patent Office Action rejecting several of the claims of a related                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 3        | patent, the examiner stated "Claim 1: Operand width is variable + right adjusted." <sup>35</sup> Because                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 4        | various claims were withdrawn, however it is unclear to exactly what claim the examiner referred.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 5        | This is not clear and unmistakable disavowal by the applicant. <sup>36</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 6        | The parties agreed upon meaning alone should control. Accordingly, the court construes                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 7        | "instruction register" as the "register that receives and holds one or more instructions for supplying                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 8        | to circuits that interpret the instructions."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 9        | B. "ring oscillator"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 10       | Plaintiffs' Proposed Construction         TPL's Proposed Construction                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 11       | an oscillator having a multiple, odd number of an oscillator having a multiple, odd number of                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 11       | inversions arranged in a loop, wherein the<br>oscillator is (1) non-controllable; and (2)                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 12       | variable based on the temperature, voltage and<br>process parameters in the environment                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 13       | The parties ask the court to construe the term "ring oscillator" as it is used in claim 1 of the                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 14       | '336 Patent. Judge Ware held that one of ordinary skill in the art would understand the term to                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 15       | mean "interconnected electronic components comprising multiple odd numbers of inverters                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|          | arranged in a loop." <sup>37</sup> However, he ordered more briefing as to whether the court should give the                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| 17<br>18 | terms a specialized meaning based upon the statements of the inventors during reexamination to                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|          | distinguish their invention from the Talbot Patent. <sup>38</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 19<br>20 | Once again, the parties agree on the basic meaning of the term, but dispute additional                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 20       | limitations. They agree that the meaning of the term is at least "an oscillator having a multiple, odd                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 21       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 22       | <sup>35</sup> Docket No. 363-19 at 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 23       | <sup>36</sup> See Univ. of Pittsburgh of Commonwealth Sys. of Higher Educ. v. Hedrick, 573 F.3d 1290, 1297                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 24       | (Fed. Cir. 2009) (finding a "patentee may limit the meaning of a claim term by making a clear and unmistakable disavowal of scope during prosecution," but an examiner's summary of disavowal may only create a "weak inference" of the disavowal); <i>3M Innovative Properties Co. v. Avery Dennison Corp.</i> , 350 F.3d 1365, 1373 (Fed. Cir. 2003) (finding that prosecution history "cannot be used to limit the scope of a claim unless the <i>applicant</i> took a position before the PTO." (emphasis in the original)). |  |  |  |  |
| 25       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 26       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 27       | <sup>37</sup> Docket No. 336 at 13.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 28       | <sup>38</sup> <i>Id.</i> at 14-16.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|          | Case No. 5:08-CV-00877 -PSG<br>CLAIM CONSTRUCTION ORDER - 8 -<br>A0057                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |

#### Case: 14-1076 Document: 33 Page: 139 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document:509 Filed:08/21/13 Page9 of 18

number of inversions arranged in a loop." TPL urges the court to adopt meaning alone while the Plaintiffs argue that the term must be further limited to be: (1) non-controllable and (2) variable based on temperature, voltage, and process parameters in the environment. Plaintiffs argue that the prosecution history and specification support their position. As explained below, the prosecution history is too ambiguous to support Plaintiffs' construction in full, but the specification and especially the claim language do support Plaintiffs' second limitation.

#### 1. Prosecution history

A "clear and unmistakable" disavowal by the patentee during prosecution or reexamination can narrow the scope of a claim.<sup>39</sup> However, because the "ongoing negotiations between the inventor and the examiner" can "often produce ambiguities," the doctrine only applies to "unambiguous disavowals."<sup>40</sup>

In the patent examiner's summary of his meeting with the patent owner, he wrote that

the patent owner further argued that the reference of Talbot does not teach of a 'ring oscillator.' The patent owners discussed features of a ring oscillator, such as being non-controllable and being variable based upon the environment. The patent owner argued that these features distinguish over what Talbot teaches.<sup>41</sup>

The examiner finished his summary noting that he would "reconsider the current rejection based upon a forthcoming response, which will include arguments similar to what was discussed."<sup>42</sup> The subsequent written response argued that the Talbot reference did not teach a ring oscillator

generally, and did *not* specifically argue that the ring oscillator was "non-controllable."<sup>43</sup> The

examiner accepted this argument and withdrew the rejection.<sup>44</sup>

24 40 Id.

<sup>41</sup> Docket No. 357-5 at 5. The interview summary relates to the '148 patent, but it shares the same specification with the '336 patent.
 26

 $4^2$  Id.

 $4^3$  See id.

 $^{44}$  *Id.* at 27.

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

### A0058

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

27

<sup>&</sup>lt;sup>39</sup> *Grober v. Mako Products, Inc.*, 686 F.3d 1335, 1341 (Fed. Cir. 2012), reh'g denied (Sept. 14, 2012).

## Case: 14-1076 Document: 33 Page: 140 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document:509 Filed08/21/13 Page10 of 18

**United States District Court** For the Northern District of California 1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

Plaintiffs argue that the examiner's summary is a clear disavowal that should limit the scope of the claim. The court disagrees. The Federal Circuit has suggested that where, as here, the "disavowal" is only an examiner's summary of a patentee's statement, it only creates a "weak inference" of a disavowal.<sup>45</sup> The subsequent prosecution history does not support Plaintiffs' claim construction because the patent owner appears to have made a different argument in his written reply, simply stating that the Talbot reference did not include a ring oscillator *generally* and not distinguishing the ring oscillator of the '336 Patent based on the examiner's stated exemplary features of ring oscillators.<sup>46</sup>

During prosecution, the patent owner also stated that the "the oscillator or variable speed clock varies in frequency but does not require manual or programmed inputs or external or extra components to do so."<sup>47</sup> This statement is not a disavowal because it only affirms that external inputs are "not required." The statement does not clearly impose a prohibition on all types of control.

#### 2. Specification

Plaintiffs also argue that the specification supports their proposed construction. The specification describes the "ring oscillator" as having its frequency "determined by the parameters of temperature, voltage, and process."<sup>48</sup> Although this portion of the specification appears to disclose the preferred embodiment rather than constitute an express limitation on the claimed invention,<sup>49</sup> Claim 1 of the '336 Patent *claims* that the processing frequency of the CPU and the ring

<sup>49</sup> See Brookhill-Wilk 1, LLC. v. Intuitive Surgical, Inc., 334 F.3d 1294, 1301-02 (Fed. Cir. 2003)
("statements from the description of the preferred embodiment are simply that-descriptions of a preferred embodiment. . . Absent a clear disclaimer of particular subject matter, the fact that the inventor anticipated that the invention may be used in a particular manner does not limit the scope to that narrow context.")

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

### A0059

<sup>&</sup>lt;sup>45</sup> See Univ. of Pittsburgh, 573 F.3d at 1297.

<sup>&</sup>lt;sup>46</sup> See generally, Innova/Pure Water, Inc. v. Safari Water Filtration Sys., Inc., 381 F.3d 1111, 1124 (Fed. Cir. 2004) (describing a series of exchanges between the patent owner and the examiner as the parties "talking past one another" and finding no clear evidence of a disavowal from the confused exchange).

<sup>&</sup>lt;sup>47</sup> Docket No. 363-4 at 6.

 $<sup>||^{48}</sup>$  See Docket No. 358-6 at col.16 ll.59-60.

#### Case: 14-1076 Document: 33 Page: 141 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document:509 Filed08/21/13 Page11 of 18

oscillator vary together due to manufacturing variations, operating voltage, and temperature.<sup>50</sup> The claim itself provides that the "ring oscillator" is "constructed of the same process technology with corresponding manufacturing variations" on the same single integrated circuit so that its performance will fluctuate with the CPU because they are subject to the same "manufacturing variations" and "operating voltage and temperature."<sup>51</sup> During oral argument, TPL admitted that a ring oscillator on the same microprocessor as the CPU will vary based upon voltage, temperature, and process variations.<sup>52</sup> Therefore, based upon the claim language and the specification, the court finds that the disclosed "ring oscillator" varies with voltage, temperature, and process variations.

Even though the claimed "ring oscillator" is "determined by the parameters of temperature, voltage, and process," it does not necessarily follow, as Plaintiffs' argue, that the "ring oscillator" must be non-controllable.<sup>53</sup> The claims do not mention "controllable" or "non-controllable" in relation to the "ring oscillator" and neither does the specification. The term "non-controllable" is only used by the patent examiner in the prosecution history discussed above. Additionally, in the preferred embodiment, the "ring oscillator" is "determined" by temperature, voltage, and process,<sup>54</sup> which suggests at least one embodiment in which the ring oscillator is controlled.

Because of the clear limitation in the claims that temperature, voltage, and process determine the "ring oscillator's" frequency, the court includes those limitations in the construction of the term, but does not find similar support for importing the "non-controllable" limitation. The court therefore construes "ring oscillator" as "an oscillator having a multiple, odd number of inversions arranged in a loop, wherein the oscillator is variable based on the temperature, voltage and process parameters in the environment."

- <sup>50</sup> *See* Docket No. 358-6, Reexam. Cert. col.2 ll.3-5.
- $\int_{-51}^{51} Id.$  at col.1-2 ll.59-05.
- $5^{2}$  See Docket No. 382 at 49:3-7.

<sup>53</sup> See, e.g., Brookhill-Wilk, 334 F.3d at 1301-02.

<sup>54</sup> See Docket No. 358-6 at col.16 ll.59-60.

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 11 -

### A0060

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

# Case: 14-1076 Document: 33 Page: 142 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document509 Filed08/21/13 Page12 of 18

### C. "separate DMA CPU"

| 1  | C. "separate DMA CPU"                                                                                                                          |                                                                                          |  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
| 2  | Plaintiffs' Proposed Construction                                                                                                              | TPL's Proposed Construction                                                              |  |
| 3  | a central processing unit that accesses memory<br>and that fetches and executes instructions<br>directly, separately, and independently of the | Electrical circuit for reading and writing to<br>memory that is separate from a main CPU |  |
| 4  | main central processing unit                                                                                                                   |                                                                                          |  |
| 5  | Judge Ware previously construed the term "separate direct memory access central                                                                |                                                                                          |  |
| 6  | processing unit" ("separate DMA CPU") from Claim 11 of the '890 Patent. Claim 11 claims                                                        |                                                                                          |  |
| 7  | A microprocessor, which comprises a main central processing unit and a separate direct memory access [DMA] central processing unit [CPU] in a  |                                                                                          |  |
| 8  | single integrated circuit comprising said microprocessor                                                                                       |                                                                                          |  |
| 9  | The court construed "separate DMA CPU," consistent with its plain and ordinary meaning as "a                                                   |                                                                                          |  |
| 10 | central processing unit that accesses memory and that fetches and executes instructions directly,                                              |                                                                                          |  |
| 11 | separately, and independently of the main central processing unit." <sup>55</sup> Plaintiffs urge the court to                                 |                                                                                          |  |
| 2  | keep this construction while TPL argues that previously unaddressed parts of the prosecution history                                           |                                                                                          |  |
| 13 | support a different construction broad enough to include standard DMA controllers, which do not                                                |                                                                                          |  |
| 14 | execute instructions.                                                                                                                          |                                                                                          |  |
| 15 | TPL's primary argument is that the history of the Moore patents supports a broader                                                             |                                                                                          |  |
| 16 | construction. TPL argues that the DMA CPU that fetches and executes its own instructions was one                                               |                                                                                          |  |
| 7  | of the ten categories of inventions derived from the original application, but not the invention that                                          |                                                                                          |  |
| 8  | eventually became the patent at issue, the '890 Patent. As explained above, the original patent                                                |                                                                                          |  |
| .9 | application for what became the '749 Patent was subject to a ten-way restriction. A restriction                                                |                                                                                          |  |
| 20 | indicates that "two or more independent and distinct inventions are claimed in one application." <sup>56</sup>                                 |                                                                                          |  |
| 21 | One of these 10 categories of inventions was focused on a "microprocessor system having a DMA                                                  |                                                                                          |  |
| 22 | for fetching instruction[s] for a CPU and itself." <sup>57</sup> The patentee eventually abandoned this                                        |                                                                                          |  |
| 23 | application. The '890 Patent came from a different category of invention "drawn to a                                                           |                                                                                          |  |
| 24 | microprocessor architecture." <sup>58</sup> TPL argues that because the '890 Patent came from a different                                      |                                                                                          |  |
| .5 | $\frac{55}{55}$ Declet No. 226 et 12                                                                                                           |                                                                                          |  |

<sup>&</sup>lt;sup>55</sup> Docket No. 336 at 13.

<sup>57</sup> Docket No. 368-7 at 3.

28 <sup>58</sup> *Id. See also* Docket No. 356 at 3-4.

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 12 -

### A0061

26

<sup>&</sup>lt;sup>56</sup> 35 U.S.C. § 121.

#### Case: 14-1076 Case5:08-cv-00882-PSG Document: 33 Filed: 06/27/2014 Filed: 06/27/2014 Page13 of 18

invention category, it should not be read to include the definition of the "DMA CPU" that was the subject of another invention.

The court disagrees. The fact that one abandoned patent focused on a particular subject matter does not necessarily mean that same subject matter cannot be within the scope of another related patent based upon the same specification. First, restriction requirements have little, if any, evidentiary weight.<sup>59</sup> Second, there is nothing in the claims to suggest that "DMA CPU" should have anything other than its plain and ordinary meaning. Third, the specification supports the plain and ordinary meaning. The specification discloses a "DMA CPU" in figures 2 and 9. When describing figure 2, the specification states that the "DMA CPU 72 controls itself and has the ability to fetch and execute instructions. It operates as a co-processor to the main CPU 70."<sup>60</sup> The "DMA CPU 314" in figure 9 is part of another microprocessor that the specification describes as equivalent to the microprocessor in figure 2.<sup>61</sup> A separate passage in a later section of the specification describe the characteristics of a DMA controller. These sections are clear that a DMA controller is distinct from a DMA CPU and the patent refers to each by name where appropriate. Thus where the patent claims a DMA CPU, it means a DMA CPU and not a DMA controller.

TPL also argues that statements made during reexamination by the requester and the examiner support its position. The court disagrees. First, the examiner and the reexamination requester made the cited statements, not the patent owner.<sup>63</sup> Second, regardless of who made the

<sup>59</sup> See Honeywell Int'l, Inc. v. ITT Indus., Inc., 452 F.3d 1312, 1319 (Fed. Cir. 2006); Rambus Inc. v.

*Hynix Semiconductor Inc.*, 569 F. Supp. 2d 946, 962 (N.D. Cal. 2008) ("In laying out the details of the original restriction requirement, the court recognizes its limited evidentiary significance.").

<sup>62</sup> *Id.* at col.12 ll.62-65.

<sup>61</sup> See id. at col.9 ll.5-6.

<sup>63</sup> See 3M Innovative Properties Co., 350 F.3d at 1373 (finding that prosecution history "cannot be used to limit the scope of a claim unless the *applicant* took a position before the PTO."(emphasis in the original)).

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

<sup>60</sup> See Docket No. 368-2 at col.8 ll.22-24.

- 13 -

### A0062

#### Case: 14-1076 Document: 33 Page: 144 Case5:08-cv-00882-PSG Document:509 Filed08/21/13 Page14 of 18

statements, they do not clearly show that the term "DMA CPU" was understood to include a DMA controller.<sup>64</sup>

During oral argument, TPL argued that the term "independently" in the original construction is unsupported.<sup>65</sup> The court agrees with this point. Even if the DMA CPU fetches and executes its own instructions, it cannot do so independently. The reason for putting the CPU and DMA CPU on the same chip is so they can work together.<sup>66</sup> Otherwise, the evidence in support of changing the court's prior construction is unpersuasive.

The court construes "separate DMA CPU" as "a central processing unit that accesses memory and that fetches and executes instructions directly and separately of the main central processing unit."

#### D. "supply the multiple sequential instructions"

| 10 |                                                                                                                                                                                                                                                                                                                            |                                                                                                        |  |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|--|
| 12 | Plaintiffs' Proposed Construction                                                                                                                                                                                                                                                                                          | TPL's Proposed Construction                                                                            |  |  |  |
| 13 | provide the multiple sequential instructions in<br>parallel (as opposed to one-by-one) to said                                                                                                                                                                                                                             | provide the multiple sequential instructions in<br>parallel to said central processing unit integrated |  |  |  |
| 14 | central processing unit integrated circuit during<br>a single memory cycle without using a prefetch                                                                                                                                                                                                                        | circuit during a single memory cycle                                                                   |  |  |  |
| 15 | buffer or a one-instruction-wide instruction<br>buffer that supplies on instruction at a time                                                                                                                                                                                                                              |                                                                                                        |  |  |  |
| 16 | The parties ask the court to construe the phrase "supply the multiple sequential instructions                                                                                                                                                                                                                              |                                                                                                        |  |  |  |
| 17 | to said central processing unit integrated circuit during a single memory cycle," from claim 1 of the                                                                                                                                                                                                                      |                                                                                                        |  |  |  |
| 18 | '749 patent. Judge Ware previously determined that this phrase was composed of commonly used                                                                                                                                                                                                                               |                                                                                                        |  |  |  |
| 19 | words that the patentee intended to have their plain and ordinary meaning. Plaintiffs argue for a                                                                                                                                                                                                                          |                                                                                                        |  |  |  |
| 20 | narrower construction based upon disavowals during reexamination while TPL argues for a broad                                                                                                                                                                                                                              |                                                                                                        |  |  |  |
| 21 | construction. The parties specifically dispute what limitations the patent places on how the                                                                                                                                                                                                                               |                                                                                                        |  |  |  |
| 22 | "multiple sequential instructions" are provided to the CPU.                                                                                                                                                                                                                                                                |                                                                                                        |  |  |  |
| 23 |                                                                                                                                                                                                                                                                                                                            |                                                                                                        |  |  |  |
| 24 | <sup>64</sup> See id. at 1346-47 ("An applicant's silence in response to an examiner's characterization of a claim does not reflect the applicant's clear and unmistakable acquiescence to that characterization if the claim is eventually allowed on grounds unrelated to the examiner's unrebutted characterization."). |                                                                                                        |  |  |  |
| 25 |                                                                                                                                                                                                                                                                                                                            |                                                                                                        |  |  |  |
| 26 |                                                                                                                                                                                                                                                                                                                            |                                                                                                        |  |  |  |
| 27 | <sup>65</sup> See Docket No. 382 at 121-22.                                                                                                                                                                                                                                                                                |                                                                                                        |  |  |  |
| 28 | <sup>66</sup> See Docket No. 368-2, Reexam. Cert., col.1 ll.22-24; Docket No. 368-2 at col.8 ll.22-24 (the DMA CPU "operates as a co-processor to the main CPU").                                                                                                                                                          |                                                                                                        |  |  |  |
|    | Case No. 5:08-CV-00877 -PSG<br>CLAIM CONSTRUCTION ORDER - 14                                                                                                                                                                                                                                                               | -                                                                                                      |  |  |  |
|    | A0063                                                                                                                                                                                                                                                                                                                      |                                                                                                        |  |  |  |

1

2

3

4

5

6

7

8

9

10

#### Case: 14-1076 Document: 33 Page: 145 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document509 Filed08/21/13 Page15 of 18

12

13

14

15

20

1 During reexamination, TPL unambiguously disavowed that instructions could be provided to 2 the CPU one-by-one. The PTO issued a reexamination rejecting claims in the '749 Patent, including claim 1, based upon the "Edwards" patent<sup>67</sup> and an article by Doug MacGregor.<sup>68</sup> To 3 distinguish the Edwards patent, TPL argued that in the Edwards patent, "instructions are supplied to 4 5 a one-instruction-wide instruction buffer, one at a time," while for the '749 Patent "[f]etching multiple instructions into a prefetch buffer and then supplying them one at a time is not sufficient to 6 7 meet the claim limitation-the supplying of 'multiple sequential instructions to a CPU during a single memory cycle."<sup>69</sup> Similarly, in distinguishing the invention in MacGregor, TPL wrote that 8 9 "non-parallel supplying of instructions to the CPU is not supplying them to the CPU during a single memory cycle as required by the claim."<sup>70</sup> By this language, TPL clearly and unambiguously 10 disavowed supplying instructions to the CPU one-by-one. 11

Plaintiffs also urge the court to find TPL disavowed specific structures or components in the above statements, but these statements as to structures are not clearly disavowals because they are made in the context of describing the prior art. There may be ways of incorporating such structures consistent with not supplying the instructions one-by-one.

Accordingly, the court construes the phrase "supply the multiple sequential instructions to said central processing unit integrated circuit during a single memory cycle" as "provide the multiple sequential instructions in parallel (as opposed to one-by-one) to said central processing unit integrated circuit during a single memory cycle."

# E. "clocking said CPU"

| 21       | Disintiffer Duanaged Construction                                                                                                 | TDI 's Duonogod Construction                                          |
|----------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 22       | Plaintiffs' Proposed Construction<br>timing the operation of the CPU such that it<br>will always execute at the maximum frequency | TPL's Proposed Construction           timing the operation of the CPU |
| 23       | possible, but never too fast                                                                                                      |                                                                       |
| 24       |                                                                                                                                   |                                                                       |
| 25<br>26 | <sup>67</sup> U.S. Patent No. 4,680,698.                                                                                          |                                                                       |
| 26       | <sup>68</sup> Doug MacGregor <i>et al.</i> , "The Motorola MC68                                                                   | 020," IEEE Micro 101 (August 1984).                                   |
| 27       | <sup>69</sup> Docket No. 358-3 at 27.                                                                                             |                                                                       |
| 28       | $^{70}$ <i>Id.</i> at 46.                                                                                                         |                                                                       |
|          | Case No. 5:08-CV-00877 -PSG<br>CLAIM CONSTRUCTION ORDER - 15                                                                      |                                                                       |
|          | A0064                                                                                                                             |                                                                       |

# Case: 14-1076 Document: 33 Page: 146 Filed: 06/27/2014 Case: 08-cv-00882-PSG Document: 509 Filed: 08/21/13 Page16 of 18

The parties ask the court to construe "clocking said CPU," which appears in claims 1, 6, and 10 of the '336 Patent. Generally speaking, "clocking the CPU" refers to using the system clock to control the speed of the CPU. Judge Ware previously considered "clocking said CPU" and based upon the plain and ordinary meaning of the term, construed it as "providing a timing signal to said central processing unit." The court considered other language in the written description that suggested a more limited construction, but ultimately determined that the patentee had not "demonstrated a clear intention to limit the claim scope."<sup>71</sup> Similarly, Judge Ward construed a longer term<sup>72</sup> from claim 1 containing the term "clocking said CPU" as "an oscillator that generates the signal(s) used for timing the operation of the CPU."<sup>73</sup> In construing the term, Judge Ward similarly did not adopt the type of limiting language that Plaintiffs advocate.

As discussed above and explained in the patent, the disclosed invention uses a variable speed clock—a ring oscillator—that varies with temperature, voltage, and process. The specification states that "[b]y deriving system time from the ring oscillator 430, CPU 70 will always execute at the maximum frequency possible, but never too fast."<sup>74</sup> Plaintiffs argue that this is a clear limitation that should be read into the claims. In general, absent a clear intention to limit the scope of a claim, a description of an embodiment should not limit claim language that otherwise has a broader effect.<sup>75</sup> This rule applies even if the patent only describes a single embodiment.<sup>76</sup> Judge Ware previously considered and rejected Plaintiffs attempt to limit the claim based upon the specification and this court agrees. There is no support in the claim language itself for the requirement that the clock always forces the CPU to operate at its maximum frequency. The court finds that operating at

<sup>74</sup> See Docket No. 358-6 at col.16-17 ll.63-2.

28 <sup>76</sup> See id.

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

- 16 -

<sup>&</sup>lt;sup>71</sup> Docket No. 336 at 17-18 (quoting *Innova/Pure Water*, 381 F.3d at 1117).

<sup>&</sup>lt;sup>72</sup> Judge Ward construed "an entire ring oscillator variable speed system clock in said single integrated circuit and connected to said central processing unit for <u>clocking said central processing</u> <u>unit</u>."

 <sup>25
 &</sup>lt;sup>73</sup> Tech. Properties Ltd. v. Matsushita Elec. Indus. Co., Ltd., 514 F. Supp. 2d 916, 927 (E.D. Tex. 2007) aff'd sub nom., 276 F. App'x 1019 (Fed. Cir. 2008).
 26

<sup>&</sup>lt;sup>75</sup> See Innova/Pure Water, 381 F.3d at 1117.

# Case: 14-1076 Document: 33 Filed: 06/27/2014 Filed: 06/27/2014 Page: 147 Filed: 06/27/2014 Filed: 06/2

the maximum frequency is merely the preferred embodiment and not the only manner in which the invention can operate.

Plaintiffs also try to introduce evidence from the prosecution history to support their argument. Although Plaintiffs quote a section from the prosecution history where the applicants used the magic words "the present invention," what the applicants disclosed is that the present invention includes a variable speed clock on the same microprocessor as the CPU and thus its speed will vary based upon environmental conditions.<sup>77</sup> This is exactly what is claimed in claim 1. The excerpt goes on to explain that one advantage of the variable speed clock is that it "allows the microprocessor to operate at its fastest safe operating speed,"<sup>78</sup> but again, this is just one embodiment and not necessarily a *requirement* of the invention. Plaintiffs' other citations to the prosecution history are similarly unconvincing.

Because the parties have not convinced the court that the prior construction was in error, the Court declines to change its construction. Accordingly, the court construes "clocking said CPU" as "providing a timing signal to said central processing unit."

## **IV. CONCLUSION**

For the reasons set forth above, the court construes the claims as follows:

| CLAIM TERM                                      | CONSTRUCTION                                      |
|-------------------------------------------------|---------------------------------------------------|
| "instruction register"                          | Register that receives and holds one or more      |
|                                                 | instructions for supplying to circuits that       |
|                                                 | interpret the instructions                        |
| "ring oscillator"                               | an oscillator having a multiple, odd number of    |
|                                                 | inversions arranged in a loop, wherein the        |
|                                                 | oscillator is variable based on the temperature,  |
|                                                 | voltage and process parameters in the             |
|                                                 | environment                                       |
| "separate DMA CPU"                              | a central processing unit that accesses memory    |
|                                                 | and that fetches and executes instructions        |
|                                                 | directly and separately of the main central       |
|                                                 | processing unit                                   |
| "supply the multiple sequential instructions to | provide the multiple sequential instructions in   |
| said central processing unit integrated circuit | parallel (as opposed to one-by-one) to said       |
| during a single memory cycle"                   | central processing unit integrated circuit during |

<sup>77</sup> See Docket No. 358-9 at 4-5.

 $^{78}$  *Id.* at 5.

27

28

Case No. 5:08-CV-00877 -PSG CLAIM CONSTRUCTION ORDER

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

# Case: 14-1076 Document: 33 Page: 148 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document509 Filed08/21/13 Page18 of 18

| 1  |                                                         | a single memory cycle                            |
|----|---------------------------------------------------------|--------------------------------------------------|
| 1  | "clocking said CPU"                                     | Providing a timing signal to said central        |
| 2  |                                                         | processing unit                                  |
| 3  |                                                         |                                                  |
| 4  |                                                         | Pore S. Aene                                     |
| 5  | Dated: August 21, 2013                                  |                                                  |
| 6  |                                                         | PAUL S. GREWAL<br>United States Magistrate Judge |
| 7  |                                                         |                                                  |
| 8  |                                                         |                                                  |
| 9  |                                                         |                                                  |
| 10 |                                                         |                                                  |
| 11 |                                                         |                                                  |
| 12 |                                                         |                                                  |
| 13 |                                                         |                                                  |
| 14 |                                                         |                                                  |
| 15 |                                                         |                                                  |
| 16 |                                                         |                                                  |
| 17 |                                                         |                                                  |
| 18 |                                                         |                                                  |
| 19 |                                                         |                                                  |
| 20 |                                                         |                                                  |
| 21 |                                                         |                                                  |
| 22 |                                                         |                                                  |
| 23 |                                                         |                                                  |
| 24 |                                                         |                                                  |
| 25 |                                                         |                                                  |
| 26 |                                                         |                                                  |
| 27 |                                                         |                                                  |
| 28 |                                                         |                                                  |
|    | Case No. 5:08-CV-00877 -PSG<br>CLAIM CONSTRUCTION ORDER | 10                                               |
|    | CLAIM CONSTRUCTION ORDER                                | - 18 -<br>A0067                                  |
|    |                                                         |                                                  |

|          | Case: 14-1076<br>Case5:08-cv-00882-PSG Document607                                                | e: 149 Filed: 06/27/2014<br>Filed09/20/13 Page1 of 2               |
|----------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
|          |                                                                                                   |                                                                    |
| 1        |                                                                                                   |                                                                    |
| 2        |                                                                                                   |                                                                    |
| 3        |                                                                                                   |                                                                    |
| 4        |                                                                                                   |                                                                    |
| 5        |                                                                                                   |                                                                    |
| 6        |                                                                                                   |                                                                    |
| 7        |                                                                                                   |                                                                    |
| 8        | UNITED STATES I                                                                                   |                                                                    |
| 9        | NORTHERN DISTRICT OF CALIFORNIA                                                                   |                                                                    |
| 10<br>11 | SAN JOSE                                                                                          |                                                                    |
| 11       | HTC CORPORATION AND HTC AMERICA, )<br>INC.,                                                       | Case No.: 5:08-cv-00882-PSG                                        |
| 12       | Plaintiffs, )<br>v.                                                                               | ORDER RE: EMERGENCY MOTION<br>FOR ADDENDUM TO JURY<br>INSTRUCTIONS |
| 14<br>15 | TECHNOLOGY PROPERTIES LIMITED,                                                                    | (Re: Docket Nos. 513, 590)                                         |
| 16       | Defendants.                                                                                       |                                                                    |
| 17       | Before the court is Plaintiff HTC Corporati                                                       | on and HTC America, Inc.'s                                         |
| 18<br>19 | (collectively "HTC") Emergency Motion for Adde                                                    | ndum to Jury Instructions. The parties appeared                    |
| 19<br>20 | for a hearing earlier today. After considering the parties' arguments the court rules as follows: |                                                                    |
| 20<br>21 | The court's final jury instructions will instruct the jury that the terms "entire ring oscillator |                                                                    |
| 22       | variable speed system clock" (in claims 1 and 11), "entire oscillator" (in claims 6 and 13), and  |                                                                    |
| 23       | "entire variable speed clock" (in claims 10 and 16)                                               | are properly understood to exclude any external                    |
| 24       | clock used to generate a signal. <sup>1</sup>                                                     |                                                                    |
| 25       |                                                                                                   |                                                                    |
| 26       |                                                                                                   |                                                                    |
| 27       |                                                                                                   |                                                                    |
| 28       | 1 See Docket No. 513 at 11.                                                                       |                                                                    |
|          | 1 Case No.: 5:08-00882-PSG                                                                        |                                                                    |
|          | ORDER A0077                                                                                       |                                                                    |

**United States District Court** For the Northern District of California

# Case: 14-1076 Document: 33 Page: 150 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document607 Filed: 09/20/13 Page2 of 2



# IT IS SO ORDERED.

Dated: September 20, 2013

Pore S. Anne

PAUL S. GREWAL United States Magistrate Judge

Case No.: 5:08-00882-PSG ORDER

|    | Case 5:08- c1401882-PSE00 HOEN Har                                             | 618 <sup>2</sup> 9996453/23/71994966/27/2014                 |
|----|--------------------------------------------------------------------------------|--------------------------------------------------------------|
|    |                                                                                |                                                              |
| 1  | COOLEY LLP<br>HEIDI L. KEEFE (178960) (hkeefe@cooley.                          | com)                                                         |
| 2  | MARK R. WEINSTEIN (193043) (mweinste                                           | ein@cooley.com)                                              |
| 3  | RONALD S. LEMIEUX (120822) (rlemieux<br>KYLE D. CHEN (239501) (kyle.chen@coold |                                                              |
| 4  | Five Palo Alto Square, 4th Floor<br>3000 El Camino Real                        |                                                              |
| 5  | Palo Alto, California 94306-2155<br>Telephone: (650) 843-5000                  |                                                              |
| 6  | Facsimile: (650) 857-0663                                                      |                                                              |
| 7  | STEPHEN R. SMITH ( <i>pro hac vice</i> ) (stepher<br>One Freedom Square        | n.smith@cooley.com)                                          |
| 8  | Reston Town Center<br>11951 Freedom Drive                                      |                                                              |
| 9  | Reston, VA 20190-5656<br>Telephone: (703) 456-8000                             |                                                              |
| 10 | Facsimile: (703) 456-8100                                                      |                                                              |
| 11 | Attorneys for Plaintiffs<br>HTC CORPORATION and                                |                                                              |
| 12 | HTC AMERICA, INC.                                                              |                                                              |
| 13 | UNITED STAT                                                                    | ES DISTRICT COURT                                            |
| 14 | NORTHERN DIS                                                                   | TRICT OF CALIFORNIA                                          |
| 15 | SAN JO                                                                         | DSE DIVISION                                                 |
| 16 | HTC CORPORATION and HTC                                                        | Case No. 5:08-cv-00882 PSG                                   |
| 17 | AMERICA, INC.,                                                                 | [Related to Case No. 5:08-CV-00877 PSG]                      |
| 18 | Plaintiffs,                                                                    | -                                                            |
| 19 | v.                                                                             | <del>[PROPOSED]</del> ORDER GRANTING<br>EMERGENCY MOTION FOR |
| 20 | TECHNOLOGY PROPERTIES<br>LIMITED, PATRIOT SCIENTIFIC                           | CLARIFICATION OF ORDER ON<br>ADDENDUM TO JURY INSTRUCTIONS   |
| 21 | CORPORATION and ALLIACENSE<br>LIMITED,                                         | Complaint Filed: February 8, 2008                            |
| 22 | Defendants.                                                                    | Trial Date: September 23, 2013                               |
| 23 | Derendants.                                                                    | Date: September 23, 2013                                     |
| 24 |                                                                                | Time:9:00 a.m.Place:Courtroom 5, 4th Floor                   |
| 25 |                                                                                | Judge: Hon. Paul S. Grewal                                   |
| 26 |                                                                                |                                                              |
| 27 |                                                                                |                                                              |
| 28 |                                                                                |                                                              |
|    | Case No. 5:08-cy-00882 PSG                                                     | [PROPOSED] ORDER GRANTIN<br>PLAINTIFFS' EMERGENCY MOTION FO  |

## Case: 14-1076 Document: 33 Page: 152 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document610 Filed09/23/13 Page2 of 2

| 1  | Having considered Defendants' Emergency Motion for Clarification of the Order on                     |
|----|------------------------------------------------------------------------------------------------------|
| 2  | Addendum to the Joint Proposed Jury Instructions, the record in this case and all related facts and  |
| 3  | circumstances, and good cause appearing therefor, IT IS HEREBY ORDERED THAT:                         |
| 4  | The court's final jury instructions will instruct the jury that the terms "entire ring               |
| 5  | oscillator variable speed system clock" (in claims 1 and 11), "entire oscillator" (in claims 6 and   |
| 6  | 13), and "entire variable speed clock" (in claims 10 and 16) are properly understood to exclude      |
| 7  | any external clock used to generate the signal used to clock the CPU.                                |
| 8  |                                                                                                      |
| 9  | IT IS SO ORDERED.                                                                                    |
| 10 | Det 1. Sentember 22, 2012                                                                            |
| 11 | Dated: September 23, 2013                                                                            |
| 12 | Hon. Paul S. Grewal                                                                                  |
| 13 | United States Magistrate Judge                                                                       |
| 14 |                                                                                                      |
| 15 |                                                                                                      |
| 16 |                                                                                                      |
| 17 |                                                                                                      |
| 18 |                                                                                                      |
| 19 |                                                                                                      |
| 20 |                                                                                                      |
| 21 |                                                                                                      |
| 22 |                                                                                                      |
| 23 |                                                                                                      |
| 24 |                                                                                                      |
| 25 |                                                                                                      |
| 26 |                                                                                                      |
| 27 |                                                                                                      |
| 28 |                                                                                                      |
|    | Case No. 5:08-cv-00882 PSG 2. A0078.002 PLAINTIFFS' EMERGENCY MOTION FOR CLARIFICATION OF J.I. ORDER |



United States District Court For the Northern District of California

#### Case: 14-1076 Document: 33 Page: 154 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document649 Filed09/30/13 Page2 of 45

## 1. FINAL INSTRUCTIONS

## Duty of Jury

Members of the Jury: It is my duty to instruct you on the law.

You must not infer from these instructions or from anything I have said or done as indicating that I have an opinion regarding the evidence or what your verdict should be.

It is your duty to find the facts from all the evidence in the case. To those facts you will apply the law as I give it to you. You must follow the law as I give it to you whether you agree with it or not. And you must not be influenced by any personal likes or dislikes, opinions, prejudices, or sympathy. That means that you must decide the case solely on the evidence before you. You will recall that you took an oath to do so.

In following all my instructions, you must follow all of them and not single out some and ignore others; they are all important.

A0080

Case No.: 5:08-cv-00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 155 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Pages of 45

Burden of Proof – Preponderance of the Evidence

When a party has the burden of proof on any claim or affirmative defense by a preponderance of the evidence, it means you must be persuaded by the evidence that the claim or affirmative defense is more probably true than not true.

You should base your decision on all of the evidence, regardless of which party presented it.



#### Case: 14-1076 Document: 33 Page: 156 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document640 Filed: 09/30/13 Page4 of 45

Burden of Proof – Clear and Convincing Evidence

When a party has the burden of proof on any claim or affirmative defense by clear and convincing evidence, it means you must be persuaded by the evidence that the claim or affirmative defense is highly probable. This is a higher standard of proof than proof by a preponderance of the evidence.

You should base your decision on all of the evidence, regardless of which party presented it.

Case No.: 5:08-cv-00882-PSG ORDER

# Case: 14-1076 Document: 33 Page: 157 Filed: 06/27/2014 Case5:08-CV-00882-PSG Document:648 Filed09/30/13 Page5 of 45

What Is Evidence

The evidence you are to consider in your deliberations in deciding what the facts are consists of:

- 1. The sworn testimony of any witness;
- 2. The exhibits which are received into evidence; and
- 3. Any facts to which the lawyers have agreed.

1

2

3

4



#### Case: 14-1076 Case5:08-cv-00882-PSG Document: 33 Page: 158 Filed: 96/27/2014 Filed: 96/27/2014

## What Is Not Evidence

In reaching your verdict, you may consider only the testimony and exhibits received into evidence. Certain things are not evidence, and you may not consider them in deciding what the facts are. I will list them for you:

(1) Arguments and statements by lawyers are not evidence. The lawyers are not witnesses. What they have said in their opening statements and their closing arguments, and at other times is intended to help you interpret the evidence, but it is not evidence. If the facts as you remember them differ from the way the lawyers have stated them, your memory of them controls.

(2) Questions and objections by lawyers are not evidence. Attorneys have a duty to their clients to object when they believe a question is improper under the rules of evidence. You should not be influenced by the objection or by the court's ruling on it.

(3) Testimony that has been excluded or stricken, or that you have been instructed to disregard, is not evidence and must not be considered. In addition sometimes testimony and exhibits are received only for a limited purpose; when I have given a limiting instruction, you must follow it.

(4) Anything you may have seen or heard when the court was not in session is not evidence. You are to decide the case solely on the evidence received at the trial.

Case No.: 5:08-cv-00882-PSG ORDER

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

## Case: 14-1076 Document: 33 Page: 159 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page/ of 45

Evidence for a Limited Purpose

| 1  | Evidence for a Limited Purpose                                                                 |
|----|------------------------------------------------------------------------------------------------|
| 2  | Some evidence may be admitted for a limited purpose only.                                      |
| 3  |                                                                                                |
| 4  | When I instruct you that an item of evidence has been admitted for a limited purpose, you must |
| 5  | consider it only for that limited purpose and for no other.                                    |
| 6  |                                                                                                |
| 7  |                                                                                                |
| 8  |                                                                                                |
| 9  |                                                                                                |
| 10 |                                                                                                |
| 11 |                                                                                                |
| 12 |                                                                                                |
| 13 |                                                                                                |
| 14 |                                                                                                |
| 15 |                                                                                                |
| 16 |                                                                                                |
| 17 |                                                                                                |
| 18 |                                                                                                |
| 19 |                                                                                                |
| 20 |                                                                                                |
| 21 |                                                                                                |
| 22 |                                                                                                |
| 23 |                                                                                                |
| 24 |                                                                                                |
| 25 |                                                                                                |
| 26 |                                                                                                |
| 27 |                                                                                                |
| 28 | 7                                                                                              |
|    | Case No.: 5:08-cv-00882-PSG                                                                    |
|    | ORDER A0085                                                                                    |

# Case: 14-1076 Document: 33 Page: 160 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document648 Filed09/30/13 Page8 of 45

# Direct and Circumstantial Evidence

Evidence may be direct or circumstantial. Direct evidence is direct proof of a fact, such as ntial d given to any

1

| -  |                                                                                                 |
|----|-------------------------------------------------------------------------------------------------|
| 3  | testimony by a witness about what that witness personally saw or heard or did. Circumstant      |
| 4  | evidence is proof of one or more facts from which you could find another fact. You should       |
| 5  | consider both kinds of evidence. The law makes no distinction between the weight to be given by |
| 6  | either direct or circumstantial evidence. It is for you to decide how much weight to give to    |
| 7  | evidence.                                                                                       |
| 8  | evidence.                                                                                       |
| 9  |                                                                                                 |
| 10 |                                                                                                 |
| 11 |                                                                                                 |
| 12 |                                                                                                 |
| 13 |                                                                                                 |
| 14 |                                                                                                 |
| 15 |                                                                                                 |
| 16 |                                                                                                 |
| 17 |                                                                                                 |
| 18 |                                                                                                 |
| 19 |                                                                                                 |
| 20 |                                                                                                 |
| 21 |                                                                                                 |
| 22 |                                                                                                 |
| 23 |                                                                                                 |
| 24 |                                                                                                 |
| 25 |                                                                                                 |
| 26 |                                                                                                 |
| 27 |                                                                                                 |
| 28 | 8                                                                                               |
|    | Case No.: 5:08-cv-00882-PSG                                                                     |
|    | ORDER A0086                                                                                     |
| I  |                                                                                                 |

#### Case: 14-1076 Document: 33 Page: 161 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document640 Filed: 09/30/13 Page9 of 45

## Ruling on Objections

There are rules of evidence that control what can be received into evidence. When lawyers asked questions or offered exhibits into evidence and a lawyer on the other side thought it was not permitted by the rules of evidence, that lawyer may have objected. If I overruled the objection, the question was to be answered or the exhibit received. If I sustained the objection, the question was not answered, and the exhibit was not received. Whenever I sustained an objection to a question, you must ignore the question and must not guess what the answer might have been.

Sometimes I may have ordered that evidence be stricken from the record and that you disregard or ignore the evidence. That means that when you are deciding the case, you must not consider the evidence that I told you to disregard.

Case No.: 5:08-cv-00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 162 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page10 of 45

## Credibility of Witnesses

In deciding the facts in this case, you may have to decide which testimony to believe and which testimony not to believe. You may believe everything a witness says, or part of it, or none of it. Proof of a fact does not necessarily depend on the number of witnesses who testify about it.

In considering the testimony of any witness, you may take into account:

- (1) The opportunity and ability of the witness to see or hear or know the things testified to;
- (2) The witness's memory;
- (3) The witness's manner while testifying;
- (4) The witness's interest in the outcome of the case and any bias or prejudice;
- (5) Whether other evidence contradicted the witness's testimony;
- (6) The reasonableness of the witness's testimony in light of all the evidence; and
- (7) Any other factors that bear on believability.

The weight of the evidence as to a fact does not necessarily depend on the number of witnesses who testify about it.

Case No.: 5:08-cv-00882-PSG ORDER

# Case: 14-1076 Document: 33 Page: 163 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page11 of 45

No Transcript Available to the Jury

During deliberations, you will have to make your decision based on what you recall of the



#### Case: 14-1076 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page12 of 45

## Taking Notes

I have permitted you to take notes to help you remember the evidence. If you did take notes, you may share them with your fellow jurors as you deliberate. No one will read your notes. They will be destroyed at the conclusion of the case.

Whether or not you took notes, you should rely on your own memory of the evidence. Notes are only to assist your memory. You should not be overly influenced by your notes or those of your fellow jurors.

# Case 14-1076 Document: 33 Page: 165 Filed: 06/27/2014 Case 5:08-cv-00882-PSG Document646 Filed09/30/13 Page 13 of 45

*Jury to Be Guided By Official English Language Translation/Interpretation* Languages other than English were used during this trial.

The evidence to be considered by you is only that provided through the official court interpreters or translators. Although some of you may know the language used, it is important that all jurors consider the same evidence. Therefore, you must accept the English interpretation or translation.
You must disregard any different meaning.

Case No.: 5:08-cv-00882-PSG ORDER

# Case: 14-1076 Document: 33 Page: 166 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page14 of 45

Use of Interpreters in Court You must not make any assumptions about a witness or a party based solely upon the use of an interpreter to assist that witness or party. Case No.: 5:08-cv-00882-PSG ORDER A0092

#### Case: 14-1076 Document: 33 Page: 167 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page15 of 45

## Duty to Deliberate

At the conclusion of these final instructions, you will begin your deliberations. When you begin your deliberations, you should elect one member of the jury as your presiding juror. That person will preside over the deliberations and speak for you here in court.

You will then discuss the case with your fellow jurors to reach agreement if you can do so. Your verdict must be unanimous. Each of you must decide the case for yourself, but you should do so only after you have considered all of the evidence, discussed it fully with the other jurors, and listened to the views of your fellow jurors.

Do not hesitate to change your opinion if the discussion persuades you that you should. Do not come to a decision simply because other jurors think it is right.

It is important that you attempt to reach a unanimous verdict but, of course, only if each of you can do so after having made your own conscientious decision. Do not change an honest belief about the weight and effect of the evidence simply to reach a verdict.

# Case: 14-1076 Document: 33 Page: 168 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page16 of 45

# **United States District Court** For the Northern District of California

Deposition in Lieu of Live Testimony You heard deposition testimony in this case. A deposition is the sworn testimony of a witness taken before trial. The witness is placed under oath to tell the truth and lawyers for each party may ask questions. The questions and answers are recorded. When a person is unavailable to testify at trial, the deposition of that person may be used at the trial. You should consider deposition testimony, presented to you in court in lieu of live testimony, insofar as possible, in the same way as if the witness had been present to testify. Do not place any significance on the behavior or tone of voice of any person reading the questions or answers. Case No.: 5:08-cv-00882-PSG ORDER A0094

# Case: 14-1076 Document: 33 Page: 169 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page17 of 45

Impeachment Evidence – Witness

The evidence that a witness lied under oath on a prior occasion may be considered, along with all to

1

| 2  | The evidence that a witness lied under oath on a prior occasion may be considered, along with a |
|----|-------------------------------------------------------------------------------------------------|
| 3  | other evidence, in deciding whether or not to believe the witness and how much weight to give t |
| 4  | the testimony of the witness and for no other purpose.                                          |
| 5  |                                                                                                 |
| 6  |                                                                                                 |
| 7  |                                                                                                 |
| 8  |                                                                                                 |
| 9  |                                                                                                 |
| 10 |                                                                                                 |
| 11 |                                                                                                 |
| 12 |                                                                                                 |
| 13 |                                                                                                 |
| 14 |                                                                                                 |
| 15 |                                                                                                 |
| 16 |                                                                                                 |
| 17 |                                                                                                 |
| 18 |                                                                                                 |
| 19 |                                                                                                 |
| 20 |                                                                                                 |
| 21 |                                                                                                 |
| 22 |                                                                                                 |
| 23 |                                                                                                 |
| 24 |                                                                                                 |
| 25 |                                                                                                 |
| 26 |                                                                                                 |
| 27 |                                                                                                 |
| 28 | 17                                                                                              |
|    | Case No.: 5:08-cv-00882-PSG<br>ORDER                                                            |
|    | A0095                                                                                           |

# Case: 14-1076 Document: 33 Page: 170 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page18 of 45

## Expert Opinion

Some witnesses, because of education or experience, were permitted to state opinions and the reasons for those opinions.

Opinion testimony should be judged just like any other testimony. You may accept it or reject it, and give it as much weight as you think it deserves, considering the witness's education and experience, the reason given for the opinion, and all the other evidence in the case.

#### Case: 14-1076 Document: 33 Page: 171 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page19 of 45

Certain charts and summaries not received in evidence have been shown to you in order to help explain the contents of books, records, documents, or other evidence in the case. They are not themselves evidence or proof of any facts. If they do not correctly reflect the facts or figures shown by the evidence in the case, you should disregard these charts and summaries and determine the facts from the underlying evidence.

#### Case: 14-1076 Document: 33 Page: 172 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page20 of 45

## Demonstrative Evidence

During the trial, materials have been shown to you to help explain testimony or other evidence in the case. Other materials have also been shown to you during the trial, but they have not been admitted into evidence. You will not be able to review them during your deliberations because they are not themselves evidence or proof of any facts. You may, however, consider the testimony given in connection with those materials.

#### Case: 14-1076 Document: 33 Page: 173 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document640 Filed09/30/13 Page21 of 45

## Communication with Court

If it becomes necessary during your deliberations to communicate with me, you may send a note through the courtroom deputy, signed by your presiding juror or by one or more members of the jury. No member of the jury should ever attempt to communicate with me except by a signed writing; I will communicate with any member of the jury on anything concerning the case only in writing, or here in open court. If you send out a question, I will consult with the parties before answering it, which may take some time. You may continue your deliberations while waiting for the answer to any question. Remember that you are not to tell anyone – including me – how the jury stands, numerically or otherwise, until after you have reached a unanimous verdict or have been discharged. Do not disclose any vote count in any note to the court.

Case No.: 5:08-cv-00882-PSG ORDER

# Case: 14-1076 Document: 33 Page: 174 Elled: 06/27/2014 Case5:08-cV-00882-PSG Document646 Filed09/30/13 Page22 of 45

# Return of Verdict

A verdict form has been prepared for you. After you have reached unanimous agreement on a verdict, your presiding juror will fill in the form that has been given to you, sign and date it, and



#### Case: 14-1076 Document: 33 Page: 175 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page23 of 45

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

## **II. PATENT JURY INSTRUCTIONS**

## Summary of Contentions

I will now summarize for you each party's contentions in this case. I will then tell you what each party must prove to win on each of its contentions.

As I previously explained, HTC filed suit in this court seeking a declaration that no claim of the '336 patent is infringed by HTC.

TPL filed a counter complaint alleging that HTC infringes the '336 patent by making, importing, using, selling, and offering for sale products that TPL argues are covered by claims 6, 7, 9, 13, 14, and 15 of the '336 patent. TPL also argues that HTC's infringement was willful. TPL also argues that HTC actively induced infringement of these claims of the '336 patent by others. TPL is seeking money damages.

Your job will be to decide whether claims 6, 7, 9, 13, 14, and 15 of the '336 patent have been infringed. If you decide that any claim of the '336 patent has been infringed, you will then need to decide any money damages to be awarded to TPL to compensate it for the infringement. You will also need to make a finding as to whether the infringement was willful. If you decide that any infringement was willful, that decision should not affect any damage award you give. I will take willfulness into account later.

Case No.: 5:08-cv-00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 176 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page24 of 45

## Interpretation of Claims

Before you decide whether HTC has infringed the claims of the patent, you will need to understand the patent claims. As I mentioned, the patent claims are numbered sentences at the end of the patent that describe the boundaries of the patent's protection. It is my job as judge to explain to you the meaning of any language in the claims that needs interpretation.

I have interpreted the meaning of some of the language in the patent claims involved in this case. You must accept those interpretations as correct. You should disregard any conflicting interpretation. My interpretation of the language should not be taken as an indication that I have a view regarding the issue of infringement. The decision regarding infringement is yours to make. The Parties have agreed to or the court has interpreted the following terms in the claims at issue. Any terms not construed below should be interpreted according to their plain and ordinary meaning.

## U.S. Patent Number 5,809,336 ("the '336 patent")

1. The term "central processing unit" means "an electronic circuit on an integrated circuit that controls the interpretation and execution of programmed instructions."

2. The term "oscillator" means "[a] circuit capable of maintaining an alternating output."

3. The term "on-chip input/output interface" means "[a] circuit having logic for input/output communications, where that circuit is located on the same semiconductor substrate as the CPU."
4. The term "integrated circuit" means "[a] miniature circuit on a single semiconductor substrate."
5. The term "microprocessor" means "[a]n electronic circuit that interprets and executes programmed instructions."

27 28

> Case No.: 5:08-cv-00882-PSG ORDER

24

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

#### Case: 14-1076 Document: 33 Page: 177 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page25 of 45

6. The term "oscillator . . . clocking" means "an oscillator that generates the signal(s) used for timing the operation of the CPU."

7. The term "processing frequency" means "[t]he speed at which the CPU operates."

8. The term "varying . . . in the same way" mean "[i]ncreasing and decreasing proportionally."

9. The term "external clock is operative at a frequency independent of a clock frequency of said oscillator" means "an external clock wherein a change in the frequency of either the external clock or oscillator does not affect the frequency of the other."

10. The term "external memory bus" means "[a] group of conductors coupled between the I/O interface and an external storage device."

11. The term "Off-chip external clock" means "[a] clock not on the integrated circuit substrate."

12. The term "external clock is operative at a frequency independent of a clock frequency of said oscillator" means "[a]n external clock wherein a change in the frequency of either the external clock or oscillator does not affect the frequency of the other."

13. The term "Track" means "[i]ncreasing and decreasing proportionally."

14. The term "clocking said central processing unit" means "providing a timing signal to said central processing unit."

15. The term "wherein said central processing unit operates asynchronously to said input/output interface" means "the timing control of the central processing unit operates independently of and is not derived from the timing control of the input/output interface such that there is no readily predictable phase relationship between them."

16. The term "ring oscillator" means "an oscillator having a multiple, odd number of inversions
arranged in a loop, wherein the oscillator is variable based on the temperature, voltage and process
parameters in the environment."

27

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

United States District Court For the Northern District of California

28

Case No.: 5:08-cv-00882-PSG ORDER 25

# Case 14-1076 Document: 33 Page: 178 Filed: 06/27/2014 Case 5:08-cv-00882-PSG Document646 Filed09/30/13 Page 26 of 45

17. The court has also found that a person of ordinary skill in the art reading the patent would understand that the phrase "as a function of" is describing a variable that depends on and varies with another, though not necessarily in an exact mathematical type functional relationship.

18. The term "entire oscillator" (in claims 6 and 13) is properly understood to exclude any external clock used to generate the signal used to clock the CPU.

United States District Court For the Northern District of California



# Case: 14-1076 Document: 33 Page: 179 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page27 of 45

## Infringement

I will now instruct you on the rules you must follow in deciding whether TPL has proven that HTC has infringed one or more of the asserted claims 6, 7, 9, 13, 14, and 15 of the '336 patent. To prove infringement of any claim, TPL must persuade you that it is more likely than not that HTC has infringed that claim.

Case No.: 5:08-cv-00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 180 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page28 of 45

### Direct Infringement

A patent's claims define what is covered by the patent. A product directly infringes a patent if it is covered by at least one claim of the patent.

Deciding whether a claim has been directly infringed is a two-step process. The first step is to decide the meaning of the patent claim. I have already made this decision, and I have already instructed you as to the meaning of the asserted patent claims. The second step is to decide whether HTC has made, used, sold, offered for sale or imported within the United States a product that is covered by a claim of the '336 patent. If it has, it infringes. You, the jury, make this decision.

With one exception, you must consider each of the asserted claims of the patent individually, and decide whether the HTC products infringe that claim. The one exception to considering claims individually concerns dependent claims. A dependent claim includes all of the requirements of a particular independent claim, plus additional requirements of its own. As a result, if you find that an independent claim is not infringed, you must also find that its dependent claims are not infringed. On the other hand, if you find that an independent claim has been infringed, you must still separately decide whether the additional requirements of its dependent claims have also been infringed.

Whether HTC knew their respective products infringed or even knew of the patent does not matter in determining direct infringement. For purposes of this case, there is one way in which a patent claim may be directly infringed: literal infringement. The following instructions will provide more detail on this type of direct infringement.

Case No.: 5:08-cv-00882-PSG ORDER

# Cases: 14-1076 \_\_\_\_\_\_ Document: 33 \_\_\_\_\_ Page: 181 \_\_\_\_\_ Filed: 06/27/2014 \_\_\_\_\_ Case5:08-cv-00882-PSG \_\_\_\_\_ Document646 \_\_\_\_\_ Filed09/30/13 \_\_\_\_\_ Page29 of 45

#### Literal Infringement

To decide whether an HTC product literally infringes a claim of the '336 patent, you must compare that product with the patent claim and determine whether every requirement of the claim is included in that product. If so, that product literally infringes that claim. If, however, that product does not have every requirement or element of the patent claim, the product does not literally infringe that claim. You must decide literal infringement for each asserted claim separately and each of the accused HTC products should be separately compared to the invention described in each patent claim they are alleged to infringe.

**United States District Court** For the Northern District of California Unless otherwise excluded by construction of the court, if the patent claim uses the term "comprising," that patent claim is to be understood as an open claim. An open claim is infringed as long as every requirement in the claim is present in an accused HTC product. The fact that an HTC mobile phone also includes other parts will not avoid infringement, as long as it has every requirement in the patent claim.

Case No.: 5:08-cv-00882-PSG ORDER

# Cases: 14-1076 \_\_\_\_\_\_ Document: 33 \_\_\_\_\_ Page: 182 \_\_\_\_\_ Filed: 06/27/2014 \_\_\_\_\_ Cases: 08-cv-00882-PSG Document646 \_\_\_\_\_ Filed09/30/13 Page30 of 45

#### Inducing Patent Infringement

TPL argues that HTC indirectly infringed by actively inducing another to infringe the '336 patent. 2 In order for there to be inducement of infringement by HTC, someone else must directly infringe a 3 4 claim of the '336 patent; if there is no direct infringement by anyone, there can be no induced 5 infringement. In order to be liable for inducement of infringement, HTC must: 6 (1) have intentionally taken action that actually induced direct infringement by another; 7 (2) have been aware of the '336 patent; and 8 (3) have known that the acts it was causing would be infringing. 9 10 11 If HTC did not know of the existence of the patent or that the acts it was inducing were infringing, 12 it cannot be liable for inducement unless it actually believed that it was highly probable its actions 13 would encourage infringement of a patent and it took intentional acts to avoid learning the truth. It 14 is not enough that HTC was merely indifferent to the possibility that it might encourage 15 infringement of a patent. Nor is it enough that HTC took a risk that was substantial and unjustified. 16 17 If you find that HTC was aware of the patent, but believed that the acts it encouraged did not 18 19 infringe that patent, or that the patent was invalid, HTC cannot be liable for inducement. 20 21 22 23 24

Case No.: 5:08-cv-00882-PSG ORDER

25

26

27

28

1

30

#### Cases: 14-1076 Document: 33 Page: 183 Filed: 06/27/2014 Cases: 08-cv-00882-PSG Document646 Filed09/30/13 Page31 of 45

Willful Infringement

In this case, TPL argues that HTC willfully infringed TPL's patent.

To prove willful infringement, TPL must first persuade you that HTC infringed a valid claim of TPL's patent. The requirements for proving such infringement were discussed in my prior instructions. In addition, to prove willful infringement, TPL must persuade you that it is highly probable that prior to the filing of the complaint on February 8, 2008, HTC acted with reckless disregard of the claims of TPL's patent.

To demonstrate such "reckless disregard," TPL must satisfy a two-part test. The first part of the test is objective. TPL must persuade you that HTC acted despite an objectively high likelihood that its actions constituted infringement of a valid patent. The state of mind of HTC is not relevant to this inquiry. Rather, the appropriate inquiry is whether the defenses put forth by HTC fail to raise any substantial question with regard to infringement or validity. Only if you conclude that the defenses fail to raise any substantial question with regard to infringement or validity, do you need to consider the second part of the test.

The second part of the test does depend on the state of mind of HTC. TPL must persuade you that HTC actually knew, or it was so obvious that HTC should have known, that its actions constituted infringement of a valid patent.

In deciding whether HTC acted with reckless disregard for TPL's patent, you should consider all of the facts surrounding the alleged infringement including, but not limited to, the following factors:

Case No.: 5:08-cv-00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 184 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page32 of 45

(1) Whether HTC acted in a manner consistent with the standards of commerce for its industry;

(2) Whether HTC intentionally copied a product of TPL covered by the patent;

(3) Whether or not HTC made a good-faith effort to avoid infringe the '336 patent, for example, whether HTC attempted to design around the '336 patent;

(4) Whether or not HTC tried to cover up its infringement;

(5) Whether or not there is a reasonable basis to believe that HTC did not infringe or had a reasonable defense to infringement.

#### Case: 14-1076 Document: 33 Page: 185 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page33 of 45

#### Burden of Proof

I will instruct you about the measure of damages. By instructing you on damages, I am not suggesting which party should win on any issue. If you find that HTC infringed any valid claim of the '336 patent, you must then determine the amount of money damages to be awarded to TPL to compensate it for the infringement.

The amount of those damages must be adequate to compensate TPL for the infringement. A damages award should put the patent holder in approximately the financial position it would have been in had the infringement not occurred, but in no event may the damages award be less than a reasonable royalty. You should keep in mind that the damages you award are meant to compensate the patent holder and not to punish an infringer.

TPL has the burden to persuade you of the amount of its damages. You should award only those damages that TPL more likely than not suffered. While TPL is not required to prove their damages with mathematical precision, they must prove them with reasonable certainty. TPL is not entitled to damages that are remote or speculative.

#### Case: 14-1076 Document: 33 Page: 186 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page34 of 45

## Reasonable Royalty

If you determine that any products sold by HTC infringed any valid claims of the '336 patent, then

TPL should be awarded a reasonable royalty for all sales associated with each such product

infringing a particular patent.

1

2

3

4

5



#### Case 14-1076 Document: 33 Page: 187 Filed: 06/27/2014 Case 5:08-cv-00882-PSG Document646 Filed09/30/13 Page 35 of 45

#### Reasonable Royalty – Definition

A royalty is a payment made to a patent holder in exchange for the right to make, use or sell the claimed invention. This right is called a "license." A reasonable royalty is the payment for the license that would have resulted from a hypothetical negotiation between the patent holder and the infringer taking place at the time when the infringing activity first began. In considering the nature of this negotiation, you must assume that the patent holder and the infringer would have acted reasonably and would have entered into a license agreement. You must also assume that both parties believed the patent was valid and infringed. Your role is to determine what the result of that negotiation would have been. The test for damages is what royalty would have resulted from the hypothetical negotiation and not simply what either party would have preferred.

One way to calculate a royalty is to determine a one-time lump sum payment that the infringer would have paid at the time of the hypothetical negotiation for a license covering all sales of the licensed product both past and future. This differs from payment of an ongoing royalty because, with an ongoing royalty, the licensee pays based on the revenue of actual licensed products it sells. When a one-time lump sum is paid, the infringer pays a single price for a license covering both past and future infringing sales.

It is up to you, based on the evidence, to decide what royalty is appropriate in this case.

Case No.: 5:08-cv-00882-PSG ORDER

#### Case 14-1076 Document: 33 Page: 188 Filed: 06/27/2014 Case 5:08-cv-00882-PSG Document646 Filed09/30/13 Page 36 of 45

Reasonable Royalty – Relevant Factors

In determining the outcome of the hypothetical negotiation, you should consider all facts known to the parties at the time infringement began. Some of the factors you may consider are:
(1) Royalties received by the patent holder for licensing the patent-in-suit, proving or tending to prove an established royalty.
(2) Rates the infringer paid for using other patents comparable to the patent-in-suit.
(3) The nature of the license, i.e., exclusive or nonexclusive, restricted or unrestricted in

terms of territory or to whom products covered by the patent claim may be sold.

(4) The patent holder's policy to maintain its patent monopoly by not licensing others or by granting licenses under special conditions designed to preserve its monopoly.

(5) The commercial relationship between the patent holder and infringer, such as whether they are competitors in the same territory in the same line of business.

(6) The effect of selling the patented invention in promoting sales of other products of the infringer, the existing value of the patented invention to the patent holder as a generator of sales of non-patented items, and the extent of such derivative or convoyed sales.

(7) The duration of the patent and the term of the license.

(8) The established profitability of products covered by the patent claim, their commercial success, and their current popularity.

(9) The advantages and benefits of the patented invention over older modes or devices, if any, that had been used to work on similar problems.

Case No.: 5:08-cv-00882-PSG ORDER

United States District Court For the Northern District of California 

# Cases: 14-1076 \_\_\_\_\_ Document: 33 \_\_\_\_\_ Page: 189 \_\_\_\_ Filed: 06/27/2014 \_\_\_\_\_ Cases: 08-cv-00882-PSG \_\_\_\_\_ Document646 \_\_\_\_\_ Filed09/30/13 \_\_\_\_\_ Page37 of 45

(10) The nature of the patented invention, the character of the patent holders' products covered by it, and the benefits to those who have used the invention.

(11) The extent to which the infringer has made use of the patented invention and any evidence probative of the value of that use.

(12) The portion of the profit or selling price that was customary in the business or in comparable businesses allow for the use of the invention or analogous inventions.

(13) The portion of the realizable profits that should be credited to the patented invention as distinguished from non-patented elements, the manufacturing process, business risks, or significant features or improvements added by the infringer.

(14) The opinion and testimony of qualified experts.

(15) The amount that a prudent licensor (such as the patent holder) and a prudent licensee(such as the infringer) would have agreed upon at the time infringement began if both hadbeen reasonably and voluntarily trying to reach an agreement.

No one factor is dispositive, and you should consider the evidence that has been presented to you in this case on each one of the factors. You may also consider any other factors which in your mind would have increased or decreased the royalty the infringer would have been willing to pay and the patent holder would have been willing to accept, acting as normally prudent business people. The final factor establishes the framework which you should use in determining a reasonable royalty, that is, the payment that would have resulted from a negotiation between the patent holder and the infringer taking place at a time when infringement began.

26 27

28

Case No.: 5:08-cv-00882-PSG ORDER

# A0115

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

#### Case: 14-1076 Document: 33 Page: 190 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page38 of 45

Date of Commencement Damages that TPL may be awarded by you commence on the date that HTC infringed the '336 patent. Case No.: 5:08-cv-00882-PSG ORDER A0116

#### Case: 14-1076 Document: 33 Page: 191 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page39 of 45

### Calculating Damages in Cases of Inducement

In order to recover damages for induced infringement, TPL must either prove that the accused devices necessarily infringe the '336 patent or prove acts of direct infringement by others that were induced by HTC. Because the amount of damages for induced infringement is limited by the number of instances of direct infringement, TPL must further prove the number of direct acts of infringement of the '336 patent—for example, by showing individual acts of direct infringement or by showing that a particular type of HTC products or uses directly infringes.

#### Case: 14-1076 Pocument: 33 Page: 192 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page40 of 45

Patent Term Glossary

A number of terms are defined below for your information and convenience.

**Abstract:** A brief summary of the technical disclosure in a patent to enable the U.S. Patent and Trademark Office and the public to determine quickly the nature and gist of the technical disclosure in the patent.

**Assignment:** A transfer of patent rights to another called an "assignee" who upon transfer becomes the owner of the rights assigned.

**Claim:** Each claim of a patent is a concise, formal definition of an invention and appears at the end of the specification in a separately numbered paragraph. In concept, a patent claim marks the boundaries of the patent in the same way that a legal description in a deed specifies the boundaries of land, i.e. similar to a land owner who can prevent others from trespassing on the bounded property, the inventor can prevent others from using what is claimed. Claims may be independent or dependent. An independent claim stands alone. A dependent claim does not stand alone and refers to one or more other claims. A dependent claim incorporates whatever the other referenced claim or claims say.

**Drawings:** The drawings are visual representations of the claimed invention contained in a patent application and issued patent, and usually include several figures illustrating various aspects of the claimed invention.

**Elements:** The required parts of a device or the required steps of a method. A device or method infringes a patent if it contains each and every requirement of a patent claim.

**Embodiment:** A product or method that contains the claimed invention.

Case No.: 5:08-cv-00882-PSG ORDER

# Case 14-1076 Document: 33 Page: 193 Filed: 06/27/2014 Case 5:08-cv-00882-PSG Document646 Filed09/30/13 Page41 of 45

**Examination:** Procedure before the U.S. Patent and Trademark Office whereby a Patent Examiner reviews the filed patent application to determine if the claimed invention is patentable.

**Filing Date:** Date a patent application, with all the required sections, has been submitted to the U.S. Patent and Trademark Office.

**Infringement:** Violation of a patent occurring when someone makes, uses or sells a patented invention without permission of the patent holder, within the United States during the term of the patent. Direct infringement is making, using or selling the patented invention without permission.

**Limitation:** A required part of an invention set forth in a patent claim. A limitation is a requirement of the invention. The word "limitation" is often used interchangeably with the word "requirement."

**Office Action:** A written communication from the Patent Examiner to the patent applicant in the course of the application examination process.

**Patent:** A patent is an exclusive right granted by the U.S. Patent and Trademark Office to an inventor to prevent others from making, using, offering to sell, or selling an invention within the United States, or from importing it into the United States, during the term of the patent. When the patent expires, the right to make, use or sell the invention is dedicated to the public. The patent has three parts, which are a specification, drawings, and claims. The patent is granted after examination by the U.S. Patent and Trademark Office of a patent application filed by the inventor which has these parts, and this examination is called the prosecution history.

Case No.: 5:08-cv-00882-PSG ORDER

# Cases: 14-1076 \_\_\_\_\_\_ Document: 33 \_\_\_\_\_ Page: 194 \_\_\_\_\_ Filed: 06/27/2014 \_\_\_\_\_ Cases: 08-cv-00882-PSG Document646 \_\_\_\_\_ Filed09/30/13 Page42 of 45

trademarks. It is responsible for examining all patent applications and issuing all patents in the United States.

**Prior Art:** Previously known subject matter in the field of a claimed invention for which a patent is being sought. It includes issued patents, publications, and knowledge deemed to be publicly available such as trade skills, trade practices and the like.

**Prosecution History:** The prosecution history is the complete written record of the proceedings in the PTO from its initial application to the issued patent. The prosecution history includes the office actions taken by the PTO and the amendments to the patent application filed by the applicant during the examination process.

**Reads On:** A patent claim "reads on" a device or method when each required part (requirement) of the claim is found in the device or method.

**Requirement:** A required part or step of an invention set forth in a patent claim. The word "requirement" is often used interchangeably with the word "limitation."

**Royalty:** A royalty is a payment made to the owner of a patent by anon-owner in exchange or rights to make, use or sell the claimed invention.

**Specification (Patent):** The specification is a required part of a patent application and an issued patent. It is a written description of the invention and of the manner and process of making and using the claimed invention.

Case No.: 5:08-cv-00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 195 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page43 of 45

#### Addendum

A number of the HTC products accused of infringement in this case contain Qualcomm chips. The parties have agreed and HTC has verified that the HTC Phones listed in the table in Exhibit A contain the Qualcomm chips next to them. The parties have also agreed, and Qualcomm has verified, the following facts about the Qualcomm chips listed in Exhibit A:

- The Qualcomm chips shown in Exhibit A contain the application processors shown in Exhibit A;
- 2. Each of the Qualcomm chips listed in Exhibit A includes phase locked loops (PLLs) at least one of which is associated with clocking the corresponding application processor;
- 3. Each of the PLLs in paragraph 2 contains a voltage controlled oscillator or a current controlled oscillator that has a multiple, odd number of inversions arranged in a loop.
- The terms "application processor," "clocking," "voltage controlled oscillator" and "current controlled oscillator" used above come from Qualcomm technical documents produced in this case.

# Case: 14-1076 Document: 33 Page: 196 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page44 of 45

## EXHIBIT A

## **HTC Phones with Qualcomm Chips**

| HTC Phone(s)                              | Qualcomm<br>Chip | Application<br>Processor |
|-------------------------------------------|------------------|--------------------------|
| Mobile Phone Tilt / TyTN II [Kaiser]      | MSM7200          | <b>ARM 11</b>            |
| HTC Touch Dual [Neon]                     | MSM7200          | <b>ARM 11</b>            |
| Touch Phone P3650 [Polaris]               | MSM7200          | <b>ARM 11</b>            |
| Mobile Phone S730                         | MSM7200          | <b>ARM 11</b>            |
| HTC Touch Diamond [Diamond]               | MSM7201          | <b>ARM 11</b>            |
| HTC T-Mobile G1 [Dream]                   | MSM7201          | <b>ARM 11</b>            |
| HTC Touch Phone Fuze [Raphael]            | MSM7201          | <b>ARM 11</b>            |
| HTC Smartphone Wildfire [Bee]             | MSM7625          | <b>ARM 11</b>            |
| HTC Shift X9000 [Atlantis]                | MSM7500          | <b>ARM 11</b>            |
| HTC Smartphone S640 [Iris]                | MSM7500          | <b>ARM 11</b>            |
| HTC S720 / SMT5800 [Libra]                | MSM7500          | <b>ARM 11</b>            |
| Mobile Phone XV6800 / HTC PDA Phone P4000 |                  |                          |
| / PPC-6800 [Mogul, Titan ]                | MSM7500          | <b>ARM 11</b>            |
| Touch Phone P3450                         | MSM7500          | ARM 11                   |
| HTC Smartphone EVO Shift 4G [Speedy]      | MSM7x30          | Scorpion                 |
| HTC Smartphone G2 [Vision]                | MSM7x30          | Scorpion                 |
|                                           | MSM7x30 /        |                          |
| HTC Smartphone Inspire 4G [Ace]           | MSM8255          | Scorpion                 |
|                                           | MSM7x30 /        |                          |
| HTC Smartphone myTouch 4G [Glacier]       | MSM8255          | Scorpion                 |
|                                           | MSM7x30 /        |                          |
| HTC Smartphone ThunderBolt                | MSM8655          | Scorpion                 |
| HTC Smartphone Desire [Bravo]             | QSD8x50          | Scorpion                 |
| HTC Smartphone Surround [Mondrian]        | QSD8x50          | Scorpion                 |
| HTC Smartphone HD7 [Schubert]             | QSD8x50          | Scorpion                 |
|                                           | QSD8x50          | Scorpion                 |

**United States District Court** For the Northern District of California

24

25

26

27

28

1

2

Case No.: 5:08-cv-00882-PSG ORDER

#### Case: 14-1076 Document: 33 Page: 197 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document646 Filed09/30/13 Page45 of 45

## IT IS SO ORDERED.

Dated: September 30, 2013

Porl, S.

PAUL S. GREWAL United States Magistrate Judge

Case No.: 5:08-cv-00882-PSG ORDER

| Date Filed | #   | Docket Text                                                                                                                                                                                                                                        |
|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10/02/2013 | 651 | ORDER DENYING <u>647</u> MOTION FOR JUDGMENT AS A<br>MATTER OF LAW entered by Magistrate Judge Paul Singh Grewal.<br>(This is a text-only entry generated by the court. There is no document<br>associated with this entry.) (Entered: 10/02/2013) |



2

United States District Court For the Northern District of California

# Case: 14-1076 Document: 33 Page: 200 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document654 Filed10/03/13 Page2 of 4

| 1    |                                                                                                        | VERDICT FORM                                                                                            | /1                                   |  |  |
|------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------|--|--|
| 2    | When answering the following questions and filling out this Verdict Form, please follow the directions |                                                                                                         |                                      |  |  |
| 3    | provided throughout the form. Your answer to each question must be unanimous. Some of the              |                                                                                                         |                                      |  |  |
| 4    | questions contain lega                                                                                 | questions contain legal terms that are defined and explained in detail in the Jury Instructions. Please |                                      |  |  |
| 5    | refer to the Jury Instru                                                                               | ections if you are unsure about the mean                                                                | ning or usage of any legal term that |  |  |
| 6    | appears in the questions below.                                                                        |                                                                                                         |                                      |  |  |
| 7    |                                                                                                        |                                                                                                         |                                      |  |  |
| 8    | We, the jury, unanimously agree to the answers to the following questions and return them under the    |                                                                                                         |                                      |  |  |
| 9    | instructions of this court as our verdict in this case.                                                |                                                                                                         |                                      |  |  |
| 10   | instructions of this col                                                                               | int as our vertilet in this ease.                                                                       |                                      |  |  |
| 11   |                                                                                                        |                                                                                                         |                                      |  |  |
| 12 . |                                                                                                        | o. 5,809,336 ("the '336 patent")                                                                        |                                      |  |  |
| 13   | A. Infringement                                                                                        |                                                                                                         |                                      |  |  |
| 14   | 1. Literal Infringement                                                                                |                                                                                                         |                                      |  |  |
| 15   | 1. Do you find that TPL has proven by a preponderance of the evidence that HTC has literally           |                                                                                                         |                                      |  |  |
| 16   | infringed any of the following claims of the '336 patent?                                              |                                                                                                         |                                      |  |  |
| 17   |                                                                                                        |                                                                                                         |                                      |  |  |
| 18   | You can only find claims 7 or 9 infringed if you previously found claim 6 infringed. You can only find |                                                                                                         |                                      |  |  |
| 19   | claims 14 or 15 infringed if you previously found claim 13 infringed.                                  |                                                                                                         |                                      |  |  |
| 20   | 1                                                                                                      |                                                                                                         |                                      |  |  |
| 21   | Claim                                                                                                  | Yes (for TPL)                                                                                           | No (for HTC)                         |  |  |
| 22   | 6                                                                                                      |                                                                                                         |                                      |  |  |
| 23   | 7                                                                                                      | <u> </u>                                                                                                |                                      |  |  |
| 24   | 9                                                                                                      |                                                                                                         |                                      |  |  |
| 25   | 13                                                                                                     | Ţ.                                                                                                      |                                      |  |  |
| 26   | 14                                                                                                     |                                                                                                         |                                      |  |  |
| 27   | 15                                                                                                     |                                                                                                         |                                      |  |  |
| 28   | -                                                                                                      |                                                                                                         |                                      |  |  |
| 20   |                                                                                                        | 2                                                                                                       |                                      |  |  |
|      | Case No.: 5:08-cv-00                                                                                   |                                                                                                         |                                      |  |  |
|      | FINAL VERDICT FO                                                                                       |                                                                                                         |                                      |  |  |
|      |                                                                                                        | A0126                                                                                                   |                                      |  |  |

# Case: 14-1076 Document: 33 Page: 201 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document654 Filed10/03/13 Page3 of 4

# 

Case No.: 5:08-cv-00882-PSG FINAL VERDICT FORM

2. Inducement

2. Do you find that TPL has proven by a preponderance of the evidence for each of the claims below that HTC:

a. intentionally took an action that actually induced direct infringement of the '336 patent by a third party;

b. was aware of the '336 patent; and

c. knew that the actions, if taken, would cause infringement of the '336 patent?

You can only find claims 7 or 9 infringed if you previously found claim 6 infringed. You can only find claims 14 or 15 infringed if you previously found claim 13 infringed.

| Claim | Yes (for TPL) | No (for HTC) |
|-------|---------------|--------------|
| 6     |               | T.           |
| 7     |               |              |
| 9     |               |              |
| 13    |               |              |
| 14    |               |              |
| 15    |               | <b>1</b>     |

United States District Court For the Northern District of California



# Case: 14-1076 Document: 33 Page: 202 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document: 54 Filed10/03/13 Page4 of 4

|                                                                   | 2  |                               |
|-------------------------------------------------------------------|----|-------------------------------|
|                                                                   | 3  | answer Question 3 if you h    |
|                                                                   | 4  |                               |
|                                                                   | 5  | 3. To the extent you I        |
|                                                                   | 6  | TPL proven that it is entitl  |
|                                                                   | .7 |                               |
|                                                                   | 8  | One-time (lump sum) payı      |
|                                                                   | 9  |                               |
|                                                                   | 10 | III. Willfulness              |
| t<br>ornia                                                        | 11 |                               |
| <b>Jourt</b><br>Calife                                            | 12 | 4. If you have found          |
| rict (<br>it of (                                                 | 13 | that it is highly probable th |
| Distric                                                           | 14 |                               |
| United States District Cour<br>For the Northern District of Calif | 15 | Y                             |
| ed Si<br>Jorth                                                    | 16 |                               |
| Unit<br>the N                                                     | 17 |                               |
| For                                                               | 18 |                               |
|                                                                   | 19 |                               |
|                                                                   | 20 | The foreperson must sign      |
|                                                                   | 21 |                               |

П.

1

**Damages** 

If you have found that HTC has not infringed any claim of the '336 patent please skip Question 3. Only answer Question 3 if you have found that HTC has infringed at least one claim of the '336 patent.

3. To the extent you have found that at least one claim of the '336 patent is infringed, what has

TPL proven that it is entitled to as a reasonable royalty for infringement:

One-time (lump sum) payment of \$ 958,560 for the life of the patent.

4. If you have found that HTC has infringed at least one claim of the '336 patent, has TPL proven that it is highly probable that HTC's infringement was willful?



|          | Case: 14-1076<br>Case5:08-cv-00882-PSG Document: 33<br>Document655 Pried10/03/13 Page1 011                                                                |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          |                                                                                                                                                           |  |  |
| 1        |                                                                                                                                                           |  |  |
| 2        | IN THE UNITED STATES DISTRICT COURT                                                                                                                       |  |  |
| 3        | FOR THE NORTHERN DISTRICT OF CALIFORNIA                                                                                                                   |  |  |
| 4        |                                                                                                                                                           |  |  |
| 5        |                                                                                                                                                           |  |  |
| 6        | HTC CORPORATION, et al., No. CV08-00882 PSG                                                                                                               |  |  |
| 7<br>8   | Plaintiffs,<br>JUDGMENT IN A CIVIL CASE<br>v.                                                                                                             |  |  |
| 9        | TECHNOLOGY PROPERTIES LIMITED,                                                                                                                            |  |  |
| 10       | et al.,                                                                                                                                                   |  |  |
| 11       | Defendants.                                                                                                                                               |  |  |
| 12       |                                                                                                                                                           |  |  |
| 13       | (X) <b>Jury Verdict.</b> This action came before the court for a trial by jury. The issues                                                                |  |  |
| 14       | have been tried and the jury has rendered its verdict.                                                                                                    |  |  |
| 15       | () <b>Decision by Court.</b> This action came to trial or hearing before the court. The issues have been tried or heard and a decision has been rendered. |  |  |
| 16       | IT IS SO ORDERED AND ADJUDGED that pursuant to the jury verdict filed                                                                                     |  |  |
| 17       | October 3, 2013, judgment is entered in favor of Defendants.                                                                                              |  |  |
| 18       |                                                                                                                                                           |  |  |
| 19<br>20 | Dated: October 3, 2013 Richard W. Wieking, Clerk                                                                                                          |  |  |
| 20       | By: <u>Oscar Rivera</u><br><u>Deputy Clerk</u>                                                                                                            |  |  |
| 22       |                                                                                                                                                           |  |  |
| 23       |                                                                                                                                                           |  |  |
| 24       |                                                                                                                                                           |  |  |
| 25       |                                                                                                                                                           |  |  |
| 26       |                                                                                                                                                           |  |  |
| 27       |                                                                                                                                                           |  |  |
| 28       |                                                                                                                                                           |  |  |
|          |                                                                                                                                                           |  |  |
|          | A0129                                                                                                                                                     |  |  |

|          | Case: 14-1076 Document: 33 Pac<br>Case5:08-cv-00882-PSG Document707                               | ge: 204 Eiled: 06/27/2014<br>Filed01/21/14 Page1 of 15          |  |
|----------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|
| 1<br>2   |                                                                                                   |                                                                 |  |
| 3        |                                                                                                   |                                                                 |  |
| 4<br>5   |                                                                                                   |                                                                 |  |
| 6        |                                                                                                   |                                                                 |  |
| 7        |                                                                                                   |                                                                 |  |
| 8        | UNITED STATES                                                                                     | DISTRICT COURT                                                  |  |
| 9        | NORTHERN DISTRICT OF CALIFORNIA                                                                   |                                                                 |  |
| 10       | SAN JOSE DIVISION                                                                                 |                                                                 |  |
| 11       | HTC CORPORATION AND HTC AMERICA,                                                                  | ) Case No. 5:08-cv-00882-PSG                                    |  |
| 12       | INC.,<br>Plaintiffs,                                                                              | )<br>ORDER DENYING PLAINTIFFS'<br>RENEWED MOTION FOR ENTRY      |  |
| 13       | V.                                                                                                | <ul> <li>) OF JUDGMENT AS A MATTER OF</li> <li>) LAW</li> </ul> |  |
| 14       | TECHNOLOGY PROPERTIES LIMITED, et al.,                                                            | ) (Re: Docket No. 671)                                          |  |
| 15<br>16 | Defendants.                                                                                       | )<br>)<br>)                                                     |  |
| 17       | In this patent infringement suit, a jury fou                                                      | nd that the Plaintiffs in this action,                          |  |
| 18       | HTC Corporation and HTC America, Inc. infringed a lone patent owned by Defendants                 |                                                                 |  |
| 19<br>20 | Technology Properties Limited, Patriot Scientific Corporation, and Alliacense Limited             |                                                                 |  |
| 20<br>21 | (collectively, "TPL"). HTC now renews its motion for judgment as a matter of law pursuant to      |                                                                 |  |
| 21       | Fed. R. Civ. P. 50(b), arguing that no reasonable jury could have found that HTC infringes any    |                                                                 |  |
| 23       | asserted claim of U.S. Patent No. 5,809,336 ("the '336 patent). TPL opposes. The parties          |                                                                 |  |
| 24       | appeared for a hearing. After considering their oral arguments and those in the papers, the court |                                                                 |  |
| 25       | DENIES HTC's motion.                                                                              |                                                                 |  |
| 26       |                                                                                                   |                                                                 |  |
| 27       |                                                                                                   |                                                                 |  |
| 28       |                                                                                                   | 1                                                               |  |
|          | Case No. 5:08-cv-00882-PSG<br>ORDER DENYING PLAINTIFFS' RENEWED<br>MATTER OF LAW<br>A0130         | MOTION FOR ENTRY OF JUDGMENT AS A                               |  |

# Case: 14-1076 Case: 08-cv-00882-PSG Document 70/ Filed01/21/14 Pagez of 15

#### I. BACKGROUND

Technology Properties Limited and Alliacense, Limited are California corporations with their principal place of business in Cupertino, California; Patriot Scientific Corporation is a Delaware corporation with its principal place of business in Carlsbad, California. These defendants - Technology Properties Limited, Alliacense, and Patriot (collectively "TPL") - claim ownership of a family of related microprocessor patents. TPL refers to those patents as the Moore Microprocessor Portfolio patents ("MMP patents"), in recognition of co-inventor Charles Moore's contributions.

#### A.

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

27

## The Long, Winding Road To Trial

HTC filed this suit on February 8, 2008, seeking a judicial declaration that four of the MMP patents - U.S. Patent Nos. 5,809,336 ("the '336 patent"), 5,784,584 ("the '584 patent"), 5,440,749 ("the '749 patent"), and 6,598,148 ("the '148 patent") – are invalid and/or not infringed.<sup>1</sup> TPL counterclaimed for infringement of the '336, '749, '148, and '890 patents on November 21, 2008.<sup>2</sup> On April 25, 2008, TPL filed two complaints in the Eastern District of Texas against HTC alleging infringement of the four patents at issue in the pending declaratory judgment action.<sup>3</sup> On June 4, 2008, TPL filed additional patent infringement actions against HTC in the Eastern District of Texas asserting U.S. Patent No. 5,530,890 ("the '890 patent").<sup>4</sup> On July 10, 2008, HTC amended its complaint before this court, adding claims for declaratory relief with respect to the '890 patent.<sup>5</sup> On February 23, 2009 the parallel Texas litigation was dismissed without prejudice following Judge Fogel's decision to deny TPL's Motion to Dismiss, or in the Alternative, to

- <sup>2</sup> See Docket No. 60 at 6-8.
- <sup>3</sup> See Docket No. 16 at 3. 26
  - <sup>4</sup> See Docket No. 35 at 5.
- <sup>5</sup> See Docket No. 34. 28

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0131

See Docket No. 1.

#### Case: 14-1076 Document: 33 Page: 206 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document707 Filed01/21/14 Pages of 15

Transfer Venue in the California action.<sup>6</sup> On March 25, 2010, the court accepted the parties' stipulation to dismiss the '584 patent from this litigation.<sup>7</sup> On August 24, 2012, Technology
Properties Limited, Patriot, and Phoenix Digital Solutions initiated an International Trade
Commission investigation regarding HTC's alleged infringement of the '336 patent.<sup>8</sup> On July 17, 2013, the court accepted the parties' stipulation to dismiss the '148 and '749 patents from this litigation.<sup>9</sup> On September 19, 2013, the court accepted the parties stipulation to dismiss all claims relating to the '890 patent from this litigation.<sup>10</sup>

In sum, only the '336 patent was considered by the jury at trial.

### B. The '336 Patent

The '336 patent issued on September 15, 1998, and describes a microprocessor with an

internal variable speed clock, or oscillator, that drives the processor's central processing unit

("CPU").<sup>11</sup> Traditional microprocessors use external, fixed speed crystals to clock the CPU.<sup>12</sup> A

CPU's maximum possible processing capacity depends on process, voltage, and temperature

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0132

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

<sup>&</sup>lt;sup>6</sup> *See* Docket Nos. 49 (denying motion to dismiss, to transfer venue, and to stay) and 88 (granting motion for leave to file motion for reconsideration and denying motion for reconsideration).

<sup>7</sup> See Docket No. 152.

 <sup>&</sup>lt;sup>8</sup> See Docket No. 561-1. Claims 1, 6, 7, 9-11, and 13-16 were asserted in the investigation. On September 6, 2013, Administrative Law Judge James Gildea issued an Initial Determination from in the ITC proceeding holding that HTC did not violate Section 337 of the Tariff Act of 1930. See id.

<sup>23</sup> <sup>9</sup> See Docket No. 462.

 $<sup>^{10}</sup>$  See Docket No. 594.

 <sup>&</sup>lt;sup>11</sup> See Docket No. 393-3 at 1 ("A high performance, low cost microprocessor system having a variable speed system clock is disclosed herein. The microprocessor system includes an integrated circuit having a Central processing unit and a ring oscillator variable speed system clock for clocking the microprocessor.").

 $<sup>\</sup>begin{bmatrix} 1^2 See \ id. at 17:12-14 ("Most microprocessors derive all system timing from a single clock. The disadvantage is that different parts of the system can slow all operations.").$ 

# Case: 14-1076 Document: 33 Page: 207 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document/07 Filed01/21/14 Page4 of 15

| 1        | ("PVT parameters"). <sup>13</sup> An external clock must therefore set the timing of the CPU to suboptimal                                                                                                                                                                                                    |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | PVT conditions, resulting in waste of the CPU's processing speed under optimal conditions. The                                                                                                                                                                                                                |
| 3        | internal, variable clock described in the '336 patent claims real-time adjustment of the timing of the                                                                                                                                                                                                        |
| 4        | CPU by placing the clock on the chip itself. Thus, the CPU can perform optimally under any set of                                                                                                                                                                                                             |
| 5        | parameters. <sup>14</sup> The microprocessor nevertheless requires a second external clock because devices                                                                                                                                                                                                    |
| 6        | other than the CPU do not operate at variable speed. <sup>15</sup>                                                                                                                                                                                                                                            |
| 7<br>8   | Independent claim 6 provides:                                                                                                                                                                                                                                                                                 |
| 9        | A microprocessor system comprising:                                                                                                                                                                                                                                                                           |
| 10       | a central processing unit disposed upon an integrated circuit substrate, said central processing unit operating at a processing frequency and being constructed of a first plurality of electronic devices;                                                                                                   |
| 11<br>12 | an entire oscillator disposed upon said integrated circuit substrate and connected to said                                                                                                                                                                                                                    |
| 12       | central processing unit, said oscillator clocking said central processing unit at a clock<br>rate and being constructed of a second plurality of electronic devices, thus varying the                                                                                                                         |
| 14       | processing frequency of said first plurality of electronic devices and the clock rate of<br>said second plurality of electronic devices in the same way as a function of parameter<br>variation in one or more fabrication or operational parameters associated with said                                     |
| 15       | integrated circuit substrate, thereby enabling said processing frequency to track said clock rate in response to said parameter variation; an on-chip input/output interface,                                                                                                                                 |
| 16       | connected between said central processing unit and an off-chip external memory bus,<br>for facilitating exchanging coupling control signals, addresses and data with said central                                                                                                                             |
| 17       | processing unit; and                                                                                                                                                                                                                                                                                          |
| 18       |                                                                                                                                                                                                                                                                                                               |
| 19       | <sup>13</sup> <i>See id.</i> at 17:21-22 ("Speed may vary by a factor of four depending upon temperature, voltage, and process.").                                                                                                                                                                            |
| 20       | <sup>14</sup> See id. at 17:32-34 ("By decoupling the variable speed of the CPU 70 from the fixed speed of the I/O interface 432, optimum performance can be achieved by each.").                                                                                                                             |
| 21<br>22 | <sup>15</sup> See id. at 44-53 ("The designer of a high speed microprocessor must produce a product which                                                                                                                                                                                                     |
| 22       | operate over wide temperature ranges, wide voltage swings, and wide variations in semiconductor processing. Temperature, voltage, and process all affect transistor propagation delays. Traditional                                                                                                           |
| 24       | CPU designs are done so that with the worse case of the three parameters, the circuit will function<br>at the rated clock speed. The result are designs that must be clocked a factor of two slower than<br>their maximum theoretical performance, so they will operate properly in worse case conditions."); |
| 25       | <i>id.</i> at 16:67-17:10 ("By deriving system timing from the ring oscillator 430, CPU 70 will always execute at the maximum frequency possible, but never too fast. For example, if the processing of a                                                                                                     |
| 26       | particular die is not good resulting in slow transistors, the latches and gates on the microprocessor<br>50 will operate slower than normal. Since the microprocessor 50 ring oscillator clock 430 is made                                                                                                    |
| 27       | from the same transistors on the same die as the latches and gates, it too will operate slower (oscillating at a lower frequency), providing compensation which allows the rest of the chip's logic                                                                                                           |
| 28       | to operate properly.").                                                                                                                                                                                                                                                                                       |
|          | Case No. 5:08-cv-00882-PSG<br>ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A<br>MATTER OF LAW                                                                                                                                                                                            |
|          | A0133                                                                                                                                                                                                                                                                                                         |
|          |                                                                                                                                                                                                                                                                                                               |

#### Case: 14-1076 Document: 33 Page: 208 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document/07 Filed01/21/14 Pages of 15

an off-chip external clock, independent of said oscillator, connected to said input/output interface wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said oscillator and wherein a clock signal from said off-chip external clock originates from a source other than said oscillator.<sup>16</sup>

#### C. The Verdict: HTC Infringes

A seven-day jury trial was held to consider whether HTC infringed the '336 patent.<sup>17</sup>

At trial, HTC did not contest the validity of the '336 patent. HTC moved for judgment as a matter

of law after the close of TPL's case.<sup>18</sup> After two days of deliberations, the jury found that HTC

and its accused products literally infringed all asserted claims: 6, 7, 9, 13, 14, and 15.<sup>19</sup> As to

damages, the jury made the following findings:

3. To the extent you have found that at least one claim of the '336 patent is infringed, what has TPL proven that it is entitled to as a reasonable royalty for infringement:

One-time (lump sum) payment of \$958,560 for the life of the patent.<sup>20</sup>

Following the jury verdict HTC filed a renewed motion for judgment as a matter of law that its

products do not infringe the '336 patent.<sup>21</sup>

## **II. LEGAL STANDARDS**

Fed. R. Civ. P. 50(b) provides that, upon a renewed motion for judgment as a matter of law,

the court may: (1) "allow judgment on the verdict, if the jury returned a verdict," (2) "order a new

trial," or (3) "direct the entry of judgment as a matter of law." To grant a Rule 50(b) motion, the

court must determine that "the evidence, construed in the light most favorable to the non-moving

<sup>18</sup> See Docket No. 647. HTC also moved for judgment as a matter of law as to willful infringement and damages. The jury returned a verdict that HTC's infringement was not willful. HTC has not renewed its motion for judgment as a matter of law on the issue of damages. See Docket No. 654 at 3-4.

 $^{19}$  See Docket No. 654 at 2.

 $^{20}$  *Id.* at 4.

 $28 ||^{21} See \text{ Docket 671.}$ 

5

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0134

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

<sup>&</sup>lt;sup>16</sup> Docket No. 393-3.

 $<sup>1^{17}</sup>$  See Docket No. 657.

#### Case: 14-1076 Cases: 08-cv-00882-PSG Document 707 Filed01/21/14 Page6 of 15

party, permits only one reasonable conclusion, and that conclusion is contrary to the jury's."<sup>22</sup> In 1 other words, to set aside the verdict, there must be an absence of "substantial evidence" – meaning 2 "relevant evidence that a reasonable mind would accept as adequate to support a conclusion" - to 3 support the jury's verdict.<sup>23</sup> "Substantial evidence is more than a mere" scintilla;<sup>24</sup> it constitutes 4 5 "such relevant evidence as reasonable minds might accept as adequate to support a conclusion even 6 if it is possible to draw two inconsistent conclusions from the evidence."<sup>25</sup> In reviewing a motion 7 for judgment as a matter of law, the court "must view the evidence in the light most favorable to 8 the non-moving party and draw all reasonable inferences in its favor."<sup>26</sup> "In ruling on such a 9 motion, the trial court may not weigh the evidence or assess the credibility of witnesses in 10 determining whether substantial evidence exists to support the verdict."<sup>27</sup> 11 12 **III. DISCUSSION** 13 A. The Jury Considered Substantial Evidence that the Accused Products Involve An "Entire Oscillator" 14 HTC first disputes the sufficiency of evidence regarding practice of the "entire oscillator" 15 16 limitation. The court addressed the term in its order granting-in-part summary judgment of 17 18 <sup>22</sup> Callicrate v. Wadsworth Mfg., 427 F.3d 1361, 1366 (Fed. Cir. 2005) (quoting Pavao v. Pagay, 307 F.3d 915, 918 (9th Cir. 2002)) ("The Ninth Circuit upholds any jury verdict supported by 19 substantial evidence."). 20  $^{23}$  *Id.* 21 <sup>24</sup> Chisholm Bris. Farm Equip. Co. v. Int'l Harvester Co., 498 F.2d 1137, 1140 (9th Cir. 1974) 22 (quoting Consol. Edison Co. v. NLRB, 305 U.S. 197, 229 (1938)). 23 <sup>25</sup> Landes Constr. Co. v. Royal Bank of Canada, 833 F.2d 1365, 1371 (9th Cir. 1987). 24 <sup>26</sup> Transbav Auto Serv., Inc. v. Chevron U.S.A., Inc., Case No. 3:09-cv-04932 SI, 2013 WL 496098, at \*2 (N.D. Cal. Feb. 7, 2013) (quoting Josephs v. Pacific Bell, 443 F.3d 1050, 1062) 25 (9th Cir. 2006) ("We must view the evidence in the light most favorable to the nonmoving party here, Josephs, – and draw all reasonable inferences in that party's favor.")). 26 <sup>27</sup> Id. (citing Mosesian v. Peat, Marwick, Mitchell & Co., 727 F.2d 873, 877 (9th Cir. 1984) 27 ("Neither the district court nor this court may weigh the evidence or order a result it finds more reasonable if substantial evidence supports the jury verdict.")). 28 Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0135

#### Case: 14-1076 Cases: 08-cv-00882-PSG Document 707 Filed01/21/14 Page of 15

non-infringement and no willfulness.<sup>28</sup> The court explained:

The court agrees with HTC that the disputed limitations are properly understood to exclude any external clock used to generate a signal.<sup>29</sup> Nevertheless, there remains a factual dispute whether HTC's products contain an on-chip ring oscillator that is self-generating and does not rely on an input control to determine its frequency. While HTC's expert says that the PLLs generate the clock, TPL's expert counters that the ring oscillators generate the clock and the PLLs merely buffer or fix the frequency.<sup>30</sup> This is a classic factual question that requires a trial to answer.<sup>31</sup>

HTC argues that the record at trial was uncontroverted that the ring oscillator in all accused HTC

products is a phase locked loop ("PLL") and that the frequency output from the PLL is used to

clock the CPU in the accused products. In particular, the frequency generated by that PLL relies

on an off-chip crystal to set the frequency which is used to clock the CPU. The court's

construction teaches that if an off chip crystal is used to clock the CPU, then the accused products

fall outside of the claims. Because this was the factual predicate under which the trial was held and

all of the evidence at trial demonstrates the PLLs in the accused products necessarily reference an

off-chip signal in order to set the frequency to clock the CPU, no reasonable jury could find

infringement. At bottom, the evidence was undisputed that the signal that is used to clock the CPU

cannot exist but for the existence of the off chip crystal's input – there is nothing to clock the CPU

if the off chip crystal is not referenced.

19

20

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

7

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0136

<sup>&</sup>lt;sup>28</sup> *See* Docket No. 585.

<sup>&</sup>lt;sup>29</sup> The patentee's arguments traversing the prior art narrowed the claims. *See Festo Corp. v. Shoketsu Kinzoku Kogyo Kabushiki Co.*, 535 U.S. 722, 740 (2002) ("A patentee's decision to narrow his claims through amendment may be presumed to be a general disclaimer of the territory between the original claim and the amended claim."); *cf. Saeilo Inc. v. Colt's Mfg. Co.*, 26 F. App'x 966, 973 (Fed. Cir. 2002) ("Where an amendment narrows the scope of a claim for a reason related to the statutory requirements for patentability, prosecution history estoppel acts as a complete bar to the application of the doctrine of equivalents to the amended claim element.").

 <sup>&</sup>lt;sup>30</sup> Compare Docket No. 457 at 16 ("the oscillators in the accused products indisputably rely on an external crystal or clock generator to clock" the CPU), with Docket No. 470 at 14 ("Each HTC product includes a CPU/system clock – a *ring oscillator* within a PLL – that *generates* a clock signal *on its own*, as long as it has a power supply.") (emphasis in original).

 $<sup>28 ||^{31}</sup>$  Docket No. 585 at 11.

#### Case: 14-1076 Document: 33 Page: 211 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document/0/ Filed01/21/14 Pages of 15

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

TPL counters that HTC failed to preserve the issue, and that in any event there was sufficient evidence that even if the external crystal can be used to regulate frequency clocking the CPU that is separate and distinct from the generation of the clock. TPL points to testimony from its expert, Dr. Oklobdzija, that because one could remove the crystal and still see a signal, even though that was not how the accused products operate, that suggested to him, an expert in the field, that the crystal was not being used to generate the signal.<sup>32</sup> Oklobdzija also opined that no off-chip crystal is relied upon to generate a clock signal.<sup>33</sup> Even HTC's own expert opined that the external crystal clocks were used in HTC phones as reference signals, not to actually generate the on-chip clock signal itself.<sup>34</sup>

As an initial matter, the court is satisfied that HTC's arguments regarding the meaning of "entire oscillator" were preserved. After the court issued its order denying HTC's motion for summary judgment of non-infringement, HTC filed a motion requesting that the court adopt a jury instruction incorporating a construction of "entire oscillator" consistent with the order. In particular, HTC asked the court to adopt a construction that included two sentences: (1) a first sentence stating that the limitation is "not satisfied by an accused system that uses any external clock to generate a signal," and (2) a second sentence specifying, among other things, that an accused product can infringe only if it "does not rely on an input control to determine its frequency."<sup>35</sup> The court held a hearing on HTC's motion and issued an order adopting a

<sup>&</sup>lt;sup>32</sup> See Docket No. 641, Trial Tr. at 565:15-19 ("The ring oscillator generates the clock regardless, and it will continue to generate the clock even when you disconnect this, the crystal.").

<sup>24 &</sup>lt;sup>33</sup> See id., Trial Tr. at 565:22-25 ("Q: Does any on-chip component rely on the off-chip crystal to generate a clock signal? A: No.").

<sup>&</sup>lt;sup>34</sup> See Docket No. 643, Trial Tr. at 1019:23-1020:3 ("Q: And have you heard of the term "Crystal Clock," or "Crystal Oscillator"? A: Yeah. Crystal Oscillator is a component that you put a voltage on the component and then it starts oscillating at a fixed frequency. It's also part of a PLL. It feeds a PLL and makes sure that the PLL has a reference signal.").

<sup>28 &</sup>lt;sup>35</sup> Docket No. 590 at 2:19-23; *see also* Docket No. 604 (citing the intrinsic record).

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW

#### Case: 14-1076 Document: 33 Page: 212 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document70/ Filed01/21/14 Page9 of 15

construction of "entire oscillator" based on a modified version of the first sentence of HTC's 1 proposal. The court chose not to adopt the second sentence of HTC's proposal and informed the 2 parties that it would instruct the jury in accordance with its construction.<sup>36</sup> 3 4 HTC raised this issue again with the court on the day before closing arguments in the 5 context of jury instructions on the construction of "entire oscillator." During the jury instruction 6 conference with the court, after taking up the jury instruction on claim construction, counsel for 7 HTC asked the court to confirm that HTC's earlier objections and arguments with respect to its 8 proposed two-sentence construction of "entire oscillator" had been preserved for the record. 9 The court confirmed that they were. 10 Mr. Weinstein: 11 12 I just want to make sure, we understand you -- we had extensive argument about the entire oscillator term. We had a hearing prior to the trial and I just wanted to make 13 sure that the objections that we had regarding the two sentences that we wanted are still preserved. 14 The court: 15 They are preserved, absolutely.<sup>37</sup> 16 Second, HTC's pre-verdict JMOL motion fully raised the argument that the accused HTC 17 18 products do not infringe because the oscillator in the accused HTC products relies on an input 19 control to determine its frequency.<sup>38</sup> HTC's pre-verdict motion specifically argued, for example, 20 that the "entire oscillator" limitation was not satisfied because "the output frequency of the on-chip 21 clock is expressly calculated, in each instance, based on the input frequency provided by the 22 external clock."<sup>39</sup> HTC's motion explained in detail how the frequency of the on-chip oscillator 23 24 <sup>36</sup> See Docket No. 607 at 1. 25 <sup>37</sup> Docket No. 695-2, Ex. 16 at 1456:16-21. 26 <sup>38</sup> See Docket No. 647 at 4-6. 27  $^{39}$  *Id.* at 6. 28 9 Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0138

#### Case: 14-1076 Pocument: 33 Page: 213 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document707 Filed01/21/14 Page10 of 15

was based on a formula that expressly relies on the frequency input from the external clock, including specific citations to the evidentiary record at trial.<sup>40</sup>

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

22

23

24

25

26

This was sufficient.41

As for the merits of the dispute, Oklobdzija took the stand and offered expert testimony that, after considering the accused products, his opinion was that the CPU was clocked by an on-chip crystal. He emphasized that a ring oscillator in an HTC accused product does not use an external crystal/clock to generate a clock signal used by the CPU. In particular, he repeatedly clarified that a ring oscillator generates a clock signal on its own, without relying on external crystals.<sup>42</sup> HTC's technical expert, Mr. Gafford, also admitted that it is the ring oscillator that generates the clock signal for the CPU.<sup>43</sup> Gafford further admits that the external crystal is not used to generate the signal. Rather, its clock is used only to compare with the phase of the ring oscillator's already generated clock signal that has been steeply divided by the frequency divider.<sup>44</sup> As Oklobdzija explained, the ring oscillator generates a very high frequency clock signal on its

<sup>40</sup> *See id.* at 4-6.

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW

<sup>&</sup>lt;sup>41</sup> See C.B. v. City of Sonora, 730 F.3d 816, 824 n.5 (9th Cir. 2013) (citing EEOC v. Go Daddy Software, Inc., 581 F.3d 951, 961 (9th Cir. 2009)) (In the Ninth Circuit, "Rule 50(b) 'may be satisfied by an ambiguous or inartfully made motion under Rule 50(a),' and it is given a 'liberal interpretation' to avoid overly harsh results."); W. Union Co. v. MoneyGram Payment Sys., Inc., 626 F.3d 1361, 1367 (Fed. Cir. 2010) (quoting Blackboard, Inc. v. Desire2Learn, Inc., 574 F.3d 1371, 1379-80 (Fed. Cir. 2009) (holding that even "a cursory motion suffices to preserve an issue on JMOL so long as it 'serves the purposes of Rule 50(a), i.e., to alert the court to the party's legal position and to put the opposing party on notice of the moving party's position as to the insufficiency of the evidence.").

<sup>&</sup>lt;sup>42</sup> See Docket No. 641, Trial Tr. at 565:15-19 ("The ring oscillator generates the clock regardless, and it will continue to generate the clock even when you disconnect this, this crystal."); Trial Tr. 565:22-25 ("Q: Does any on-chip component rely on the off-chip crystal to generate a clock signal? A: No.").

<sup>&</sup>lt;sup>43</sup> See Docket No. 684, Trial Tr. at 1364:18-22 ("Q: So you've got a 2.0 gigahertz clock signal generated by the ring oscillator that's clocking the CPU, and you divide by 100, and that's what this circuitry actually does; correct? A: Yes.").

 <sup>&</sup>lt;sup>44</sup> See id., Trial Tr. at 1364:18-1365:1 ("Q: [The 2.0-gigahertz clock signal generated by the ring oscillator is divided by 100] [t]o get a 20 megahertz signal so that you can do edge matching with the external reference crystal signal in the phase detector, correct? A: Yes.").

# Case: 14-1076 Document: 33 Page: 214 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document707 Filed01/21/14 Page11 of 15

own, which must then be divided to obtain a lower frequency so that its phase can be compared to the phase of the external reference.<sup>45</sup> After that, the PLL can make adjustments to the analog voltage/current provided to the ring oscillator to regulate – but not to generate – its frequency.<sup>46</sup>

Even if Oklobdzija's positions were later undermined by other evidence to a degree or diminished through cross-examination, his expert testimony as corroborated by other experts provides sufficient substantial evidence as required under Rule 50(b).

**B.** The Jury Considered Substantial Evidence of Variation of the Processing Frequency and Entire Oscillator as a Function of PVT

HTC next argues that no reasonable jury could have found infringement because TPL did

not provide substantial evidence that the processing frequency of the CPU and entire oscillator

"varied as a function of process, voltage, or temperature." In support, HTC claims the accused

products "are designed to maintain the target frequency across PVT variations."<sup>47</sup> What's more,

none "of the formulae for any Qualcomm, TI or Samsung chip recites any fabrication or

operational parameter variation as playing any role in the determination of the PLL output

adjust this VCO, voltage control oscillator, ring oscillator.").

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0140

# United States District Court For the Northern District of California

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

See Docket No. 641, Trial Tr. at 569:2-18 ("Q: Where is the digital to analog converter here? 18 A: It says DAC. DAC means digital to analog converter, the component here (indicating). So this output operation to extend the digital signal to DAC, this DAC just makes the plain voltage out 19 (indicating), this voltage which comes from here (indicating), and produces this voltage which will smoothly move this one in the range we want it to oscillate (indicating). Now, let me go back just 20 one second. This is a divider (indicating), and this is a comparator (indicating). This is what is called a phase detector (indicating). Here is the reference (indicating). This reference is compared 21 with the divided signal here, and what it does is, you can see the switches, it either moves this voltage up or down. These capacitors have been charged and they filter that voltage so it's not 22 jumping up and down, so it's smooth, that voltage, okay, when connected."). 23 <sup>46</sup> See id. at 569:19-22 ("And in this case this is disconnected, but when connected, it's converted into a current some with what digital PLL does, or digital output, same thing, voltage, and it will 24

<sup>&</sup>lt;sup>47</sup> Docket No. 643, Trial Tr. at 1062:2-3 ("Regarding PLL's, I can tell you that PLL's are designed to maintain the target frequency across PVT variations."); Docket No. 640, Trial Tr. at 359:2-8 ("Q: Is the output frequency from the DPLL stable? A: That is part of the specification. In other words, the outer clock is always known to have a known value within a tight range. That's how the specification on the PLL is developed. So yes, the answer is correct, it's stable, it's a known value.").

# Case: 14-1076 Document: 33 Page: 215 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document707 Filed01/21/14 Page12 of 15

frequency. The accused HTC products, therefore, do not meet the "varying" limitations as a matter of law."<sup>48</sup>

Again, the court finds substantial evidence supports the jury's verdict. Gafford, HTC's expert, testified that the processing frequency of the CPU and the clock rate of the on-chip oscillator must always vary in the same way.<sup>49</sup> Because the claim limitation is disjunctive, TPL needed to show only that such variation is a function of at least one parameter among the several fabrication or operational parameters (e.g., voltage and temperature). With respect to at least the process / fabrication parameters, TPL met its burden. Process parameters vary from chip to chip because, as Gafford testified, process parameters are the same for components of the same chip, such as the CPU and the on-chip oscillator in each HTC accused product.<sup>50</sup> Gafford also admitted that such process variation between chips results in variation between chips in processing frequency and the associated clock rate.<sup>51</sup>

<sup>48</sup> Docket No. 671 at 8.

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW A0141

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

<sup>&</sup>lt;sup>49</sup> See Docket No. 684, Trial Tr. at 1387:13-1388:1 ("Q: Let me ask you this: the processing frequency of the CPU and the clock rate of the entire oscillator must always vary together; right? A: Yes, they must vary in the same way. Q: They all – they must always vary in the same way, and the reason is that the CPU gets its processing frequency from the clock rate of the entire oscillator; right? A: I believe that's the way—I believe that's how everyone has agreed we're interpreting this element. Q: Okay. Like Dr. Oklobdzija's analogy, if I'm the entire oscillator and you're the CPU and we're shaking hands and I'm moving my hand at two hertz, your hand is also moving at two hertz; correct?

<sup>See id., Trial Tr. at 1394:8-11 ("Q: Now, Variations in fabrication parameters, again, are from chip to chip. They're not in the same chip during operation; right? A: Yes."); Trial Tr. at 1393:16-23 ("Q: Now, you also recognized that there have to be process variations among the chips in the HTC accused products; right? A: Yes. Q: Because process variation is endemic to silicon production; correct? A: Yes. Q: You can't get away from it; right? A: Yes.)".</sup> 

<sup>See id., Trial Tr. at 1390:2-11 ("Q: But when we're talking about fabrication variations, those are variations from chip to chip; right? A: Yes. Q: So some chips will have the ability to run faster and some chips will only be able to run at slower speeds; right? A: That's right. Q: And that's why we have a binning step in manufacturing chips; correct? A: As to its effect on the CPU speed, yes, that is what binning does."); Trial Tr. at 1394:8-11 ("Q: Now, Variations in fabrication parameters, again, are from chip to chip. They're not in the same chip during operation; right? A: Yes.").</sup> 

# Case: 14-1076 Document: 33 Page: 216 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document707 Filed01/21/14 Page13 of 15

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

Evidence of process variation, and therefore processing frequency and clock rate variation, between chips, was shown in all HTC accused products. Qualcomm's representative, Sina Dena, testified, for example, that for the same chip design, Qualcomm separates chips with higher clock speeds at the "high end" or "fast corner of the process," from chips with lower clock speeds at the "slower corner of the process" -- a practice called binning.<sup>52</sup> Qualcomm assigns different product names or designations to chips in different bins even though they have the "same design."<sup>53</sup> In fact, "the higher speed bin products will have potentially a different frequency plan."<sup>54</sup> Qualcomm charges more for such chips.<sup>55</sup> Gafford confirmed that "there have to be process variations among

<sup>52</sup> See Docket No. 643, Trial Tr. at 1083:5-14 ("The court: The next question has to do with binning. We've heard much discussion in this trial about binning. When you were describing binning earlier during your testimony, were you referring to binning of a single or common IC design? The witness: Yes. Basically it's – it's – it's the same design which performs, can take higher clock speeds at the high end of the process, at the fast corner of the process and versus, you know, lower clock speed at the slower corner of the process.")

<sup>53</sup> See id., Trial Tr. at 1083:5-14 ("The court: The next question has to do with binning. We've heard much discussion in this trial about binning. When you were describing binning earlier during your testimony, were you referring to binning of a single or common IC design? The witness: Yes. Basically it's – it's – it's the same design which performs, can take higher clock speeds at the high end of the process, at the fast corner of the process and versus, you know, lower clock speed at the slower corner of the process."); Trial Tr. at 1064:14-24 ("Q: Okay. Understood so you change the PLL based on the speed bin that the chip goes in; right? A: Right. And the chips usually are going to have a different identification when they are at the higher speed versus the one that – Q: And I think you called these premium chips, the faster ones, right? A: I don't know if it's premium, but the marketing group. Q: But you're able to charge more money for those chips; right? A: Yes."); 1083:22-23 ("Now, usually when the binning is done, either product name is changed or there is some sort of designation that goes.").

See id., Trial Tr. at 1083:22-1084:5. ("Now, usually when the binning is done, either product name is changed or there is some sort of designation that goes. So it's -- even though you might call it the same design, the higher speed bin products will have potentially a different frequency plan, and it's very simple to manage with a single release of software that we do for these chips. Basically the software reads the fuse space, finds it, okay, this is a faster device, so I'm going to change my PLL plan to a different setting for this particular device.").

<sup>55</sup> See id., Trial Tr. at 1064:10-24 ("A: Now, is there a market for 1.2 Gigahertz? Sure, there is if you do that. So we have a premium for the fast corner process devices, and then the frequency plan, the PLL plan is going to change for that particular group of devices. Q: Okay. Understood so you change the PLL based on the speed bin that the chip goes in; right? A: Right. And the chips usually are going to have a different identification when they are at the higher speed versus the one that – Q: And I think you called these premium chips, the faster ones, right? A: I don't know if it's premium, but the marketing group. Q: But you're able to charge more money for those chips; right? A: Yes.").

Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW

#### Case: 14-1076 Document: 33 Page: 217 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document707 Filed01/21/14 Page14 of 15

the chips in the HTC accused products," "because process variation is endemic to silicon production."<sup>56</sup>

As to the formulae cited by HTC, they merely show how the ring oscillator uses the external crystal clock as a reference, not how the ring oscillator actually generates the clock signal. HTC's own witness, Mr. Fichter, testified that the external crystal clock in the HTC phones serves merely as a reference signal.<sup>57</sup> Dena confirmed that this crystal functions as a reference for the Qualcomm chips used in the HTC phones.<sup>58</sup> Dr. Haroun, a corporate representative from Texas Instruments, also confirmed that the external crystal clock functions as a reference for the TI chips used in the HTC phones.<sup>59</sup> Because the external crystal serves merely as a reference, if that crystal

<sup>57</sup> See Docket No. 643, Trial Tr. at 1019:23-1020:3 ("Q: And have you heard of the term "Crystal Clock," or "Crystal Oscillator"? A: Yeah. Crystal Oscillator is a component that you put a voltage on the component and then it starts oscillating at a fixed frequency. It's also part of a PLL. It feeds a PLL and makes sure that the PLL has a reference signal.").

See id., Trial Tr. at 1044:2-12 ("Q: And at a high level, what is the purpose of a phase lock loop? A: Phase lock loop is used to provide a fixed target frequency clock signal. Q: And generally how is that achieved? A: In the Qualcomm family of chips, basically there's a fixed reference input clock that comes to a box, phase lock loop. There are elements that go into it, we call them L, M, N, different parameters, and the output frequency of the phase lock loop would be a mathematical formula of those elements multiplied by the input reference clock frequency."), Trial Tr. at 1048:10-15 ("Q: Okay. Now, one more last question about this. This TCXO right here, is that a -- what type of signal is that (indicating)? A: It's what you call a reference clock signal fixed at 19.2 and it's extremely important for PLL operation for this signal to be fixed across variation and temperatures (indicating).").

14 Case No. 5:08-cv-00882-PSG ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

<sup>&</sup>lt;sup>56</sup> See Docket No. 684, Trial Tr. at 1393:16-23 ("Q: Now, you also recognized that there have to be process variations among the chips in the HTC accused products; right? A: Yes. Q: Because process variation is endemic to silicon production; correct? A: Yes. Q: You can't get away from it; right? A: Yes.)".

<sup>&</sup>lt;sup>59</sup> Docket No. 640, Trial Tr. at 350:14-17 ("Q: Now, all of the – now, all of the OMAP chips use
PLL's with -- that have a reference signal from an external clock; correct? A: That is correct.").
In fact, Dr. Haroun admitted that only the ring oscillator in the TI chips could create or generate the high frequency used to clock the CPU. *Id.* at Trial Tr. at 353:23-354:3 ("Q: Okay. Let me clarify it this way: there's no other portion in the PLL besides the ring osciallator that can create a frequency that's so much higher than the external crystal; correct? A: That is correct. That is where it's -- where the extra edges are generated, yes.").

<sup>28</sup> 

# Case: 14-1076 Document: 33 Page: 218 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document707 Filed01/21/14 Page15 of 15

is disconnected, the ring oscillator will still be able to generate a clock signal.<sup>60</sup> HTC's focus on the formulae therefore ignores the fact that differently binned chips – even if they have the same

design - are set to run at different frequencies and sold for different prices.

In sum, substantial evidence supports the jury's infringement verdict.

## IT IS SO ORDERED.

Dated: January 21, 2014

United States Magistrate Judge

| 9                | Omied States Magistrate Studge                                                                                                                                                                                                                   |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10               |                                                                                                                                                                                                                                                  |
| 1                |                                                                                                                                                                                                                                                  |
| 12               |                                                                                                                                                                                                                                                  |
| 13               |                                                                                                                                                                                                                                                  |
| 4                |                                                                                                                                                                                                                                                  |
| 15               |                                                                                                                                                                                                                                                  |
| l <mark>6</mark> |                                                                                                                                                                                                                                                  |
| 17               |                                                                                                                                                                                                                                                  |
| 8                |                                                                                                                                                                                                                                                  |
| 9                |                                                                                                                                                                                                                                                  |
| 20               |                                                                                                                                                                                                                                                  |
| 21               |                                                                                                                                                                                                                                                  |
| 22               |                                                                                                                                                                                                                                                  |
| 23               |                                                                                                                                                                                                                                                  |
| 24               |                                                                                                                                                                                                                                                  |
| 25               |                                                                                                                                                                                                                                                  |
| 26               |                                                                                                                                                                                                                                                  |
| 27<br>28         | <sup>60</sup> See Docket No. 641, Trial Tr. at 567:8-22 ("Q: So the ring oscillator will still run if you disconnect the crystal? A: Yes, because crystal is not essential to generate the clock. Crystal is not needed to generate the clock.") |
| 1656             | 15<br>Case No. 5:08-cv-00882-PSG                                                                                                                                                                                                                 |
|                  | ORDER DENYING PLAINTIFFS' RENEWED MOTION FOR ENTRY OF JUDGMENT AS A MATTER OF LAW                                                                                                                                                                |
|                  | A0144                                                                                                                                                                                                                                            |
|                  |                                                                                                                                                                                                                                                  |

United States District Court For the Northern District of California 1

2

3

4

5

6

7

8

|                      | Case: 14-1076 Document: 33 Page: 219 Filed: 06/27/2014<br>Case5:08-cv-00882-PSG Document708 Filed01/21/14 Page1 of 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                   |  |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 1                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 2                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 3                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 4                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 5                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 6                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 7                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |
| 8                    | UNITED STATES 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DISTRICT COURT                                                                                    |  |  |  |
| 9                    | NORTHERN DISTRI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CT OF CALIFORNIA                                                                                  |  |  |  |
| 10                   | SAN JOSE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DIVISION                                                                                          |  |  |  |
| 11                   | HTC CORPORATION AND HTC AMERICA, INC.,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ) Case No. 5:08-cv-00882-PSG                                                                      |  |  |  |
| 12<br>13             | Plaintiffs,<br>v.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>ORDER GRANTING-IN-PART HTC'S</li> <li>MOTION TO CORRECT THE</li> <li>JUDGMENT</li> </ul> |  |  |  |
| 14<br>15             | TECHNOLOGY PROPERTIES LIMITED, et al.,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ) (Re: Docket No. 674)                                                                            |  |  |  |
| 16                   | Defendants.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | )<br>)                                                                                            |  |  |  |
| 17                   | Both HTC and TPL agree that the court needs to modify the judgment as it currently stands                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                   |  |  |  |
| 18<br>19             | to incorporate the court's prior order dismissing the '890 patent from this case. <sup>1</sup> Where the parties                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                   |  |  |  |
| 20                   | disagree is what form the modified judgment should take. TPL suggests the court hew closely to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                   |  |  |  |
| 20<br>21             | the present language of the judgment to which both parties previously agreed. <sup>2</sup> HTC believes it                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                   |  |  |  |
| 22                   | $\frac{1}{1}$ See Docket Nos. 674 and 690.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                   |  |  |  |
| 23<br>24             | <sup>2</sup> See Docket No. 690 at 3 ("pursuant to the Court's Order dismissing U.S. Patent No. 5,530,890 (the "'890 patent") entered September 19, 2013 (Dkt. No. 594), judgment with respect to the '890 patent is entered as follows:                                                                                                                                                                                                                                                                                                                                                  |                                                                                                   |  |  |  |
| 25<br>26<br>27<br>28 | <ul> <li>a) Because Defendants cannot establish entitlement to damages in the present action based on the Court's Summary Judgment Order (issued on September 17, 2013 (Dkt. No. 585)), the Court on September 19, 2013 DISMISSED the Fifth Claim for Relief in HTC's First Amended Complaint (seeking a declaration that HTC does not infringe any valid and enforceable claim of the '890 patent), and Count IV of Defendants' Answer and Counterclaim (alleging infringement of the '890 patent), subject to the conditions of the September 19, 2013 Order (Dkt. No. 594);</li> </ul> |                                                                                                   |  |  |  |
|                      | 1<br>Case No. 5:08-cv-00882-PSG<br>ORDER GRANTING-IN-PART HTC'S MOTION TO CORRECT THE JUDGMENT<br>A0145                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                   |  |  |  |

**United States District Court** For the Northern District of California

#### Case: 14-1076 Document: 33 Page: 220 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document708 Filed01/21/14 Page2 of 3

would be appropriate to go further by describing the dismissal of the '890 patent as entering judgment in its favor.<sup>3</sup>

The court agrees with TPL that moving well beyond the terms of the court's prior order would be unwarranted in this case. The prior order dismissed the '890 patent because HTC prevailed on its motion for partial summary judgment and was able to avoid a portion of TPL's infringement claims and the potential for money damages. But if the claim had proceeded to trial, broader relief to HTC was available. In particular, HTC may have invalidated the patent altogether. Under such circumstances, language characterizing the dismissal of the'890 patent as a complete victory in favor of HTC is not warranted.

b) The September 19, 2013 Order (id.) shall not affect any other claim or counterclaim asserted in the present action, and shall not impair any rights of Defendants or HTC to challenge on appeal any pretrial ruling by the Court for which an appeal is permissible including, without limitation, any challenge to the Summary Judgment Order's application of the intervening rights doctrine;

c) In the event the Federal Circuit reverses the Summary Judgment Order with respect to application of the intervening rights doctrine to the '890 patent, HTC's declaratory judgment claim and Defendants' counterclaim under the '890 patent will be reinstated and proceed unaffected by the dismissal provided in the September 19, 2013 Order (Dkt. No. 594).).

# <sup>3</sup> Docket No. 674 at 3 ("IT IS FURTHER ORDERED AND ADJUDGED that pursuant to the Joint Request To Dismiss All Claims Relating to U.S. Patent No. 5,530,890 Under F.R.C.P. 41(a)(2) (Dkt. No. 594), the provisions of which are incorporated herein by reference, judgment is hereby entered in favor of Plaintiffs on Defendants' claim of infringement of U.S. Patent No. 5,530,890.").

Case No. 5:08-cv-00882-PSG ORDER GRANTING-IN-PART HTC'S MOTION TO CORRECT THE JUDGMENT A0146

1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

# Case: 14-1076 Document: 33 Page: 221 Filed: 06/27/2014 Case5:08-cv-00882-PSG Document708 Filed01/21/14 Page3 of 3 In any event, the court finds some modification of the language from the proposed order in this case is warranted. The court adopts the following language:

Pursuant to the court's order dismissing U.S. Patent No. 5,530,890 ("the '890 patent") entered September 19, 2013 (Docket No. 594), judgment with respect to the '890 patent is entered as follows:

- a) Because Defendants cannot establish entitlement to damages in the present action based on the court's summary judgment order (issued on September 17, 2013 (Docket No. 585)), the court on September 19, 2013 DISMISSED the Fifth Claim for Relief in HTC's First Amended Complaint (seeking a declaration that HTC does not infringe any valid and enforceable claim of the '890 patent), and Count IV of Defendants' Answer and Counterclaim (alleging infringement of the '890 patent), subject to the conditions of the September 19, 2013 order (Docket No. 594);
- b) The September 19, 2013 order (Docket No. 594) shall not affect any other claim or counterclaim asserted in the present action, and shall not impair any rights of Defendants or HTC to challenge on appeal any pretrial ruling by the court for which an appeal is permissible including, without limitation, any challenge to the summary judgment order's application of the intervening rights doctrine;
- c) In the event the Federal Circuit reverses the summary judgment order with respect to application of the intervening rights doctrine to the '890 patent, HTC's declaratory judgment claim and Defendants' counterclaim under the '890 patent will be reinstated and proceed unaffected by the dismissal provided in the September 19, 2013 order (Docket No. 594).

A revised judgment consistent with this order will issue.

## IT IS SO ORDERED.

Dated: January 21, 2014

Pore S. Anne

PAUL S. GREWAL United States Magistrate Judge

United States District Court For the Northern District of California 1

2

3

4

5

6

7

8

9

10

11

12

13

14

15

16

17

18

19

20

21

22

23

24

25

26

27

28

|          | Case: 14-1076 Document: 33 Page: 222 Filed: 06/27/2014<br>Case5:08-cv-00882-PSG Document709 Filed01/21/14 Page1 of 2                                                                                                                                           |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|          |                                                                                                                                                                                                                                                                |  |  |  |  |
| 1        |                                                                                                                                                                                                                                                                |  |  |  |  |
| 2<br>3   |                                                                                                                                                                                                                                                                |  |  |  |  |
| 3<br>4   |                                                                                                                                                                                                                                                                |  |  |  |  |
| 5        |                                                                                                                                                                                                                                                                |  |  |  |  |
| 6        |                                                                                                                                                                                                                                                                |  |  |  |  |
| 7        |                                                                                                                                                                                                                                                                |  |  |  |  |
| 8        | UNITED STATES DISTRICT COURT                                                                                                                                                                                                                                   |  |  |  |  |
| 9        | NORTHERN DISTRICT OF CALIFORNIA                                                                                                                                                                                                                                |  |  |  |  |
| 10       | SAN JOSE DIVISION                                                                                                                                                                                                                                              |  |  |  |  |
| 11       | HTC CORPORATION AND HTC AMERICA, ) Case No. 5:08-cv-00882-PSG                                                                                                                                                                                                  |  |  |  |  |
| 12       | INC., )<br>Plaintiffs, )<br>ORDER MODIFYING JUDGMENT                                                                                                                                                                                                           |  |  |  |  |
| 13       | v. ( <b>Re: Docket No. 674</b> )                                                                                                                                                                                                                               |  |  |  |  |
| 14       | TECHNOLOGY PROPERTIES LIMITED,                                                                                                                                                                                                                                 |  |  |  |  |
| 15       | )<br>Defendants.                                                                                                                                                                                                                                               |  |  |  |  |
| 16       | )                                                                                                                                                                                                                                                              |  |  |  |  |
| 17<br>18 | (X) Jury Verdict. This action came before the court for a trial by jury. The issues                                                                                                                                                                            |  |  |  |  |
| 10       | have been tried and the jury has rendered its verdict.                                                                                                                                                                                                         |  |  |  |  |
| 20       | IT IS SO ORDERED AND ADJUDGED that pursuant to the jury verdict filed                                                                                                                                                                                          |  |  |  |  |
| 21       | October 3, 2013, judgment is entered in favor of Defendants.                                                                                                                                                                                                   |  |  |  |  |
| 22       | IT IS FURTHER ORDERED pursuant to the court's order dismissing U.S. Patent                                                                                                                                                                                     |  |  |  |  |
| 23       | No. 5,530,890 ("the '890 patent") entered September 19, 2013 (Docket No. 594), judgment with                                                                                                                                                                   |  |  |  |  |
| 24       | respect to the '890 patent is entered as follows:                                                                                                                                                                                                              |  |  |  |  |
| 25       | a) Decense Defendents connet establish antitlement to democras in the measure estion based on                                                                                                                                                                  |  |  |  |  |
| 26       | a) Because Defendants cannot establish entitlement to damages in the present action based on the court's summary judgment order (issued on September 17, 2013 (Docket No. 585)), the court on September 19, 2013 DISMISSED the Fifth Claim for Relief in HTC's |  |  |  |  |
| 27       | First Amended Complaint (seeking a declaration that HTC does not infringe any valid and<br>enforceable claim of the '890 patent), and Count IV of Defendants' Answer and                                                                                       |  |  |  |  |
| 28       |                                                                                                                                                                                                                                                                |  |  |  |  |
|          | 1<br>Case No. 5:08-cv-00882-PSG<br>ORDER MODIFYING JUDGMENT                                                                                                                                                                                                    |  |  |  |  |
|          | A0148                                                                                                                                                                                                                                                          |  |  |  |  |

**United States District Court** For the Northern District of California

|             | Case: 14-1076<br>Case5:08-cv-00882-PSG Document709 Filed01/21/14 Page2 of 2                                                                                                                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | Counterclaim (alleging infringement of the '890 patent), subject to the conditions of the September 19, 2013 order (Docket No. 594);                                                                                                                                                                                                                                    |
| 2<br>3<br>4 | b) The September 19, 2013 order (Docket No. 594) shall not affect any other claim or<br>counterclaim asserted in the present action, and shall not impair any rights of Defendants or<br>HTC to challenge on appeal any pretrial ruling by the court for which an appeal is<br>permissible including, without limitation, any challenge to the summary judgment order's |
| 5           | <ul><li>application of the intervening rights doctrine;</li><li>c) In the event the Federal Circuit reverses the summary judgment order with respect to application of the intervening rights doctrine to the '890 patent, HTC's declaratory</li></ul>                                                                                                                  |
| 6<br>7      | judgment claim and Defendants' counterclaim under the '890 patent will be reinstated and proceed unaffected by the dismissal provided in the September 19, 2013 order (Docket No. 594).                                                                                                                                                                                 |
| 8           | IT IS SO ORDERED.                                                                                                                                                                                                                                                                                                                                                       |
| 9           | Dated: January 21, 2014                                                                                                                                                                                                                                                                                                                                                 |
| 10          | Pore S. Aenal                                                                                                                                                                                                                                                                                                                                                           |
| 11          | PAUL S. GREWAL<br>United States Magistrate Judge                                                                                                                                                                                                                                                                                                                        |
| 12          |                                                                                                                                                                                                                                                                                                                                                                         |
| 13          |                                                                                                                                                                                                                                                                                                                                                                         |
| 14          |                                                                                                                                                                                                                                                                                                                                                                         |
| 15          |                                                                                                                                                                                                                                                                                                                                                                         |
| 16          |                                                                                                                                                                                                                                                                                                                                                                         |
| 17          |                                                                                                                                                                                                                                                                                                                                                                         |
| 18          |                                                                                                                                                                                                                                                                                                                                                                         |
| 19<br>20    |                                                                                                                                                                                                                                                                                                                                                                         |
| 20          |                                                                                                                                                                                                                                                                                                                                                                         |
| 22          |                                                                                                                                                                                                                                                                                                                                                                         |
| 23          |                                                                                                                                                                                                                                                                                                                                                                         |
| 24          |                                                                                                                                                                                                                                                                                                                                                                         |
| 25          |                                                                                                                                                                                                                                                                                                                                                                         |
| 26          |                                                                                                                                                                                                                                                                                                                                                                         |
| 27          |                                                                                                                                                                                                                                                                                                                                                                         |
| 28          |                                                                                                                                                                                                                                                                                                                                                                         |
|             | Case No. 5:08-cv-00882-PSG<br>ORDER MODIFYING JUDGMENT<br>A0149                                                                                                                                                                                                                                                                                                         |

United States Patent [19]

### Moore et al.

#### [54] HIGH PERFORMANCE MICROPROCESSOR HAVING VARIABLE SPEED SYSTEM CLOCK

- [75] Inventors: Charles H. Moore, Woodside; Russell H. Fish, III, Mt. View, both of Calif.
- [73] Assignee: **Patriot Scientific Corporation**, San Diego, Calif.
- [21] Appl. No.: 484,918
- [22] Filed: Jun. 7, 1995

#### **Related U.S. Application Data**

- [62] Division of Ser. No. 389,334, Aug. 3, 1989, Pat. No. 5,440,749.
- [51] Int. Cl.<sup>6</sup> ...... G06F 1/04

#### [56] References Cited

#### **U.S. PATENT DOCUMENTS**

| 3,967,104 | 6/1976 | Brantingham 364/709.09 |
|-----------|--------|------------------------|
| 3,980,993 | 9/1976 | Bredart et al 395/550  |
| 4,003,028 | 1/1977 | Bennett et al 395/742  |
| 4,042,972 | 8/1977 | Gruner et al           |
| 4,050,096 | 9/1977 | Bennett 395/494        |
| 4,112,490 | 9/1978 | Pohlman et al 395/287  |
| 4,315,308 | 2/1982 | Jackson 395/853        |



## [11] **Patent Number:** 5,809,336

#### [45] **Date of Patent:** Sep. 15, 1998

| 4,338,675<br>4,398,265<br>4,453,229              | 8/1983<br>6/1984           | Palmer         364/748           Puhl et al.         395/882           Schaire         395/250                                               |
|--------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 4,503,500<br>4,539,655<br>4,553,201<br>4,627,082 | 9/1985<br>11/1985          | Magan         395/800           Trussell et al.         395/280           Pollack         395/183.22           Pelgrom et al.         377/63 |
| 4,670,837<br>4,680,698<br>4,761,763<br>5,414,862 | 6/1987<br>7/1987<br>8/1988 | Sheets         395/550           Edwards et al.         395/800           Hicks         395/286           Suzuki et al.         395/750      |

Primary Examiner—David Y. Eng Attorney, Agent, or Firm—Cooley Godward LLP

## [57] ABSTRACT

A high performance, low cost microprocessor system having a variable speed system clock is disclosed herein. The microprocessor system includes an integrated circuit having a central processing unit and a ring oscillator variable speed system clock for clocking the microprocessor. The central processing unit and ring oscillator variable speed system clock each include a plurality of electronic devices of like type, which allows the central processing unit to operate at a variable processing frequency dependent upon a variable speed of the ring oscillator variable speed system clock. The microprocessor system may also include an input/output interface connected to exchange coupling control signals, address and data with the central processing unit. The input/output interface is independently clocked by a second clock connected thereto.

#### 10 Claims, 19 Drawing Sheets



| - ~ | _             |              |           | = 000 33          |
|-----|---------------|--------------|-----------|-------------------|
|     | Case: 14-1076 | Document: 33 | Page: 225 | Filed: 06/27/2014 |





FIG.\_1

Case: 14-1076

**U.S.** Patent

Document: 33 Sep. 15, 1998 Page: 226 Filed: 06/27/2014

Sheet 2 of 19

5,809,336



| Case: 14-1076 | Document: 33  | Page: 227  | Filed: 06/27/2014 |        |
|---------------|---------------|------------|-------------------|--------|
| U.S. Patent   | Sep. 15, 1998 | Sheet 3 of | 19 5,80           | )9,336 |



FIG.\_3

Case: 14-1076

U.S. Patent

Sep. 15, 1998

Document: 33

Page: 228 Filed: 06/27/2014

Sheet 4 of 19

5,809,336





| Case: 14-1076 | Document: 33  | Page: 230  | Filed: 06/27/ | 2014      |
|---------------|---------------|------------|---------------|-----------|
| U.S. Patent   | Sep. 15, 1998 | Sheet 6 of | 19            | 5,809,336 |



FIG.\_6

Case: 14-1076Document: 33Page: 231Filed: 06/27/2014U.S. PatentSep. 15, 1998Sheet 7 of 195,809,336



Case: 14-1076Document: 33Page: 232Filed: 06/27/2014U.S. PatentSep. 15, 1998Sheet 8 of 195,809,336



FIG.\_8

Case: 14-1076Document: 33Page: 233Filed: 06/27/2014U.S. PatentSep. 15, 1998Sheet 9 of 195,809,336







**U.S.** Patent

Sep. 15, 1998

Sheet 12 of 19

5,809,336



| Case: 14-1076 | Document: 33  | Page: 237   | Filed: 06/27/2014                |
|---------------|---------------|-------------|----------------------------------|
| U.S. Patent   | Sep. 15, 1998 | Sheet 13 of | <sup>2</sup> 19 <b>5,809,336</b> |

**REGISTER ARRAY** 

COMPUTATION STACK



U.S. Patent

5,809,336 Sheet 14 of 19



**OE-BAR VOLTS** 



U.S. Patent

Sep. 15, 1998

Case: 14-1076 Document: 33 Page: 239 Filed: 06/27/2014 Sheet 15 of 19

5,809,336



**CONTROL SIGNALS** 

FIG.\_16



U.S. Patent Sep. 15, 1998 Sheet 16 of 19 5,809,336



EXTERNAL MEMORY BUS

FIG.\_17





U.S. Patent Sep. 15, 1998 Sheet 17 of 19 5,809,336



U.S. Patent



FIG.\_21

Case: 14-1076 Document: 33 Page: 243 Filed: 06/27/2014

U.S. Patent

Sheet 19 of 19

5,809,336



5

1

#### HIGH PERFORMANCE MICROPROCESSOR HAVING VARIABLE SPEED SYSTEM CLOCK

#### CROSS REFERENCE TO RELATED APPLICATIONS

This application is a division of U.S. application Ser. No. 07/389,334, filed Aug. 3, 1989, now U.S. Pat. No. 5,440, 749.

#### BACKGROUND OF THE INVENTION

1. Field of the Invention

The present invention relates generally to a simplified, reduced instruction set computer (RISC) microprocessor. More particularly, it relates to such a microprocessor which is capable of performance levels of, for example, 20 million instructions per second (MIPS) at a price of, for example, 20 dollars.

2. Description of the Prior Art

Since the invention of the microprocessor, improvements in its design have taken two different approaches. In the first approach, a brute force gain in performance has been achieved through the provision of greater numbers of faster transistors in the microprocessor integrated circuit and an instruction set of increased complexity. This approach is exemplified by the Motorola 68000 and Intel 80X86 microprocessor families. The trend in this approach is to larger die sizes and packages, with hundreds of pinouts.

More recently, it has been perceived that performance gains can be achieved through comparative simplicity, both in the microprocessor integrated circuit itself and in its instruction set. This second approach provides RISC microprocessors, and is exemplified by the Sun SPARC and 35 the Intel 8960 microprocessors. However, even with this approach as conventionally practiced, the packages for the microprocessor are large, in order to accommodate the large number of pinouts that continue to be employed. A need therefore remains for further simplification of high perfor- 40 circuit. The memory is a dynamic random access memory, mance microprocessors.

With conventional high performance microprocessors, fast static memories are required for direct connection to the microprocessors in order to allow memory accesses that are fast enough to keep up with the microprocessors. Slower 45 multiple instructions connected to the means for fetching dynamic random access memories (DRAMs) are used with such microprocessors only in a hierarchical memory arrangement, with the static memories acting as a buffer between the microprocessors and the DRAMs. The necessity to use static memories increases cost of the resulting 50 systems.

Conventional microprocessors provide direct memory accesses (DMA) for system peripheral units through DMA controllers, which may be located on the microprocessor 55 integrated circuit, or provided separately. Such DMA controllers can provide routine handling of DMA requests and responses, but some processing by the main central processing unit (CPU) of the microprocessor is required.

#### SUMMARY OF THE INVENTION

Accordingly, it is an object of this invention to provide a microprocessor with a reduced pin count and cost compared to conventional microprocessors.

It is another object of the invention to provide a high 65 performance microprocessor that can be directly connected to DRAMs without sacrificing microprocessor speed.

2

It is a further object of the invention to provide a high performance microprocessor in which DMA does not require use of the main CPU during DMA requests and responses and which provides very rapid DMA response with predictable response times.

The attainment of these and related objects may be achieved through use of the novel high performance, low cost microprocessor herein disclosed. In accordance with one aspect of the invention, a microprocessor system in 10 accordance with this invention has a central processing unit, a dynamic random access memory and a bus connecting the central processing unit to the dynamic random access memory. There is a multiplexing means on the bus between the central processing unit and the dynamic random access memory. The multiplexing means is connected and configured to provide row addresses, column addresses and data on the bus.

In accordance with another aspect of the invention, the microprocessor system has a means connected to the bus for 20 fetching instructions for the central processing unit on the bus. The means for fetching instructions is configured to fetch multiple sequential instructions in a single memory cycle. In a variation of this aspect of the invention, a programmable read only memory containing instructions for 25 the central processing unit is connected to the bus. The means for fetching instructions includes means for assembling a plurality of instructions from the programmable read only memory and storing the plurality of instructions in the dynamic random access memory. 30

In another aspect of the invention, the microprocessor system includes a central processing unit, a direct memory access processing unit and a memory connected by a bus. The direct memory access processing unit includes means for fetching instructions for the central processing unit and for fetching instructions for the direct memory access processing unit on the bus.

In a further aspect of the invention, the microprocessor system, including the memory, is contained in an integrated and the means for fetching multiple instructions includes a column latch for receiving the multiple instructions.

In still another aspect of the invention, the microprocessor system additionally includes an instruction register for the instructions. A means is connected to the instruction register for supplying the multiple instructions in succession from the instruction register. A counter is connected to control the means for supplying the multiple instructions to supply the multiple instructions in succession. A means for decoding the multiple instructions is connected to receive the multiple instructions in succession from the means for supplying the multiple instructions. The counter is connected to said means for decoding to receive incrementing and reset control signals from the means for decoding. The means for decoding is configured to supply the reset control signal to the counter and to supply a control signal to the means for fetching instructions in response to a SKIP instruction in the multiple instructions. In a modification of this aspect of the 60 invention, the microprocessor system additionally has a loop counter connected to receive a decrement control signal from the means for decoding. The means for decoding is configured to supply the reset control signal to the counter and the decrement control signal to the loop counter in response to a MICROLOOP instruction in the multiple instructions. In a further modification to this aspect of the invention, the means for decoding is configured to control

5

20

25

30

the counter in response to an instruction utilizing a variable width operand. A means is connected to the counter to select the variable width operand in response to the counter.

In a still further aspect of the invention, the microprocessor system includes an arithmetic logic unit. A first push down stack is connected to the arithmetic logic unit. The first push down stack includes means for storing a top item connected to a first input of the arithmetic logic unit and means for storing a next item connected to a second input of output connected to the means for storing a top item. The means for storing a top item is connected to provide an input to a register file. The register file desirably is a second push down stack, and the means for storing a top item and the register file are bidirectionally connected.

In another aspect of the invention, a data processing system has a microprocessor including a sensing circuit and a driver circuit, a memory, and an output enable line connected between the memory, the sensing circuit and the driver circuit. The sensing circuit is configured to provide a ready signal when the output enable line reaches a predetermined electrical level, such as a voltage. The microprocessor is configured so that the driver circuit provides an enabling signal on the output enable line responsive to the ready signal.

In a further aspect of the invention, the microprocessor system has a ring counter variable speed system clock connected to the central processing unit. The central processing unit and the ring counter variable speed system clock are provided in a single integrated circuit. An input/ output interface is connected to exchange coupling control signals, addresses and data with the input/output interface. A second clock independent of the ring counter variable speed system clock is connected to the input/output interface.

In yet another aspect of the invention, a push down stack is connected to the arithmetic logic unit. The push down stack includes means for storing a top item connected to a first input of the arithmetic logic unit and means for storing a next item connected to a second input of the arithmetic  $_{40}$ logic unit. The arithmetic logic unit has an output connected to the means for storing a top item. The push down stack has a first plurality of stack elements configured as latches and a second plurality of stack elements configured as a random access memory. The first and second plurality of stack 45 dance with the invention. elements and the central processing unit are provided in a single integrated circuit. A third plurality of stack elements is configured as a random access memory external to the single integrated circuit. In this aspect of the invention, desirably a first pointer is connected to the first plurality of 50 stack elements, a second pointer connected to the second plurality of stack elements, and a third pointer is connected to the third plurality of stack elements. The central processing unit is connected to pop items from the first plurality of stack elements. The first stack pointer is connected to the 55 second stack pointer to pop a first plurality of items from the second plurality of stack elements when the first plurality of stack elements are empty from successive pop operations by the central processing unit. The second stack pointer is connected to the third stack pointer to pop a second plurality of items from the third plurality of stack elements when the second plurality of stack elements are empty from successive pop operations by the central processing unit.

In another aspect of the invention, a first register is connected to supply a first input to the arithmetic logic unit. 65 A first shifter is connected between an output of the arithmetic logic unit and the first register. A second register is

connected to receive a starting polynomial value. An output of the second register is connected to a second shifter. A least significant bit of the second register is connected to The arithmetic logic unit. A third register is connected to supply feedback terms of a polynomial to the arithmetic logic unit. A down counter, for counting down a number corresponding to digits of a polynomial to be generated, is connected to the arithmetic logic unit. The arithmetic logic unit is responsive to a polynomial instruction to carry out an exclusive OR of the arithmetic logic unit. The arithmetic logic unit has an 10 the contents of the first register with the contents of the third register if the least significant bit of the second register is a "ONE" and to pass the contents of the first register unaltered if the least significant bit of the second register is a "ZERO", until the down counter completes a count. The polynomial to 15 be generated results in said first register.

> In still another aspect of the invention, a result register is connected to supply a first input to the arithmetic logic unit. A first, left shifting shifter is connected between an output of the arithmetic logic unit and the result register. A multiplier register is connected to receive a multiplier in bit reversed form. An output of the multiplier register is connected to a second, right shifting shifter. A least significant bit of the multiplier register is connected to the arithmetic logic unit. A third register is connected to supply a multiplicand to said arithmetic logic unit. A down counter, for counting down a number corresponding to one less than the number of digits of the multiplier, is connected to the arithmetic logic unit. The arithmetic logic unit is responsive to a multiply instruction to add the contents of the result register with the contents of the third register, when the least significant bit of the multiplier register is a "ONE" and to pass the contents of the result register unaltered, until the down counter completes a count. The product results in the result register.

> The attainment of the foregoing and related objects, advantages and features of the invention should be more readily apparent to those skilled in the art, after review of the following more detailed description of the invention, taken together with the drawings, in which:

#### BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 is an external, plan view of an integrated circuit package incorporating a microprocessor in accordance with the invention.

FIG. 2 is a block diagram of a microprocessor in accor-

FIG. **3** is a block diagram of a portion of a data processing system incorporating the microprocessor of FIGS. 1 and 2.

FIG. 4 is a more detailed block diagram of a portion of the microprocessor shown in FIG. 2.

FIG. 5 is a more detailed block diagram of another portion of the microprocessor shown in FIG. 2.

FIG. 6 is a block diagram of another portion of the data processing system shown in part in FIG. 3 and incorporating the microprocessor of FIGS. 1-2 and 4-5.

FIGS. 7 and 8 are layout diagrams for the data processing system shown in part in FIGS. 3 and 6.

FIG. 9 is a layout diagram of a second embodiment of a microprocessor in accordance with the invention in a data  $_{60}$  processing system on a single integrated circuit.

FIG. 10 is a more detailed block diagram of a portion of the data processing system of FIGS. 7 and 8.

FIG. 11 is a timing diagram useful for understanding operation of the system portion shown in FIG. 12.

FIG. 12 is another more detailed block diagram of a further portion of the data processing system of FIGS. 7 and 8.

<sup>3</sup> 

5

FIG. 13 is a more detailed block diagram of a portion of the microprocessor shown in FIG. 2.

FIG. 14 is a more detailed block and schematic diagram of a portion of the system shown in FIGS. 3 and 7-8.

FIG. 15 is a graph useful for understanding operation of  $^{5}$ the system portion shown in FIG. 14.

FIG. 16 is a more detailed block diagram showing part of the system portion shown in FIG. 4.

FIG. 17 is a more detailed block diagram of a portion of  $_{10}$ the microprocessor shown in FIG. 2.

FIG. 18 is a more detailed block diagram of part of the microprocessor portion shown in FIG. 17.

FIG. 19 is a set of waveform diagrams useful for understanding operation of the part of the microprocessor portion 15 shown in FIG. 18.

FIG. 20 is a more detailed block diagram showing another part of the system portion shown in FIG. 4.

FIG. 21 is a more detailed block diagram showing another part of the system portion shown in FIG. 4.

FIGS. 22 and 23 are more detailed block diagrams showing another part of the system portion shown in FIG. 4.

#### DETAILED DESCRIPTION OF THE **INVENTION**

Overveiw

The microprocessor of this invention is desirably implemented as a 32-bit microprocessor optimized for:

HIGH EXECUTION SPEED, and

LOW SYSTEM COST.

In this embodiment, the microprocessor can be thought of as 20 MIPS for 20 dollars. Important distinguishing features of the microprocessor are:

Uses low-cost commodity DYNAMIC RAMS to run 20 35 MIPS

4 instruction fetch per memory cycle

On-chip fast page-mode memory management

Runs fast without external cache

Requires few interfacing chips

Crams 32-bit CPU in 44 pin SOJ package

The instruction set is organized so that most operations can be specified with 8-bit instructions. Two positive products of this philosophy are:

Programs are smaller,

Programs can execute much faster.

The bottleneck in most computer systems is the memory bus. The bus is used to fetch instructions and fetch and store data. The ability to fetch four instructions in a single 50 memory bus cycle significantly increases the bus availability to handle data.

Turning now to the drawings, more particularly to FIG. 1, there is shown a packaged 32-bit microprocessor 50 in a 44-pin plastic leadless chip carrier, shown approximately 55 and register write to achieve this simplicity. 100 times its actual size of about 0.8 inch on a side. The fact that the microprocessor 50 is provided as a 44-pin package represents a substantial departure from typical microprocessor packages, which usually have about 200 input/output (I/O) pins. The microprocessor 50 is rated at 20 million 60 addressing, row addressing and data, with a slight to noninstructions per second (MIPS). Address and data lines 52, also labelled D0-D31, are shared for addresses and data without speed penalty as a result of the manner in which the microprocessor 50 operates, as will be explained below. DYNAMIC RAM

In addition to the low cost 44-pin package, another unusual aspect of the high performance microprocessor 50 is that it operates directly with dynamic random access memories (DRAMs), as shown by row address strobe (RAS) and column address strobe (CAS) I/O pins 54. The other I/O pins for the microprocessor 50 include  $V_{DD}$  pins 56,  $V_{SS}$  pins 58, output enable pin 60, write pin 62, clock pin 64 and reset pin 66.

All high speed computers require high speed and expensive memory to keep up. The highest speed static RAM memories cost as much as ten times as much as slower dynamic RAMs. This microprocessor has been optimized to use low-cost dynamic RAM in high-speed page-mode. Page-mode dynamic RAMs offer static RAM performance without the cost penalty. For example, low-cost 85 nsec. dynamic RAMs access at 25 nsec when operated in fast page-mode. Integrated fast page-mode control on the microprocessor chip simplifies system interfacing and results in a faster system.

Details of the microprocessor 50 are shown in FIG. 2. The microprocessor 50 includes a main central processing unit (CPU) **70** and a separate direct memory access (DMA) CPU 20 72 in a single integrated circuit making up the microprocessor 50. The main CPU 70 has a first 16 deep push down stack 74, which has a top item register 76 and a next item register 78, respectively connected to provide inputs to an arithmetic logic unit (ALU) 80 by lines 82 and 84. An output 25 of the ALU 80 is connected to the top item register 76 by line 86. The output of the top item register at 82 is also connected by line 88 to an internal data bus 90.

A loop counter 92 is connected to a decrementer 94 by lines 96 and 98. The loop counter 92 is bidirectionally 30 connected to the internal data bus 90 by line 100. Stack pointer 102, return stack pointer 104, mode register 106 and instruction register 108 are also connected to the internal data bus 90 by lines 110, 112, 114 and 116, respectively. The internal data bus 90 is connected to memory controller 118 and to gate 120. The gate 120 provides inputs on lines 122, 124, and 126 to X register 128, program counter 130 and Y register 132 of return push down stack 134. The X register 128, program counter 130 and Y register 132 provide outputs to internal address bus 136 on lines 138, 140 and 40 142. The internal address bus provides inputs to the memory controller 118 and to an incrementer 144. The incrementer 144 provides inputs to the X register, program counter and Y register via lines 146, 122, 124 and 126. The DMA CPU 72 provides inputs to the memory controller 118 on line 148. 45 The memory controller 118 is connected to a RAM (not shown) by address/data bus 150 and control lines 152.

FIG. 2 shows that the microprocessor 50 has a simple architecture. Prior art RISC microprocessors are substantially more complex in design. For example, the SPARC RISC microprocessor has three times the gates of the microprocessor 50, and the Intel 8960 RISC microprocessor has 20 times the gates of the microprocessor 50. The speed of this microprocessor is in substantial part due to this simplicity. The architecture incorporates push down stacks

The microprocessor **50** incorporates an I/O that has been tuned to make heavy use of resources provided on the integrated circuit chip. On chip latches allow use of the same I/O circuits to handle three different things: column existent speed penalty. This triple bus multiplexing results in fewer buffers to expand, fewer interconnection lines, fewer I/O pins and fewer internal buffers.

The provision of on-chip DRAM control gives a perfor-65 mance equal to that obtained with the use of static RAMs. As a result, memory is provided at <sup>1</sup>/<sub>4</sub> the system cost of static RAM used in most RISC systems.

5

35

The microprocessor 50 fetches 4 instructions per memory cycle; the instructions are in an 8-bit format, and this is a 32-bit microprocessor. System speed is therefore 4 times the memory bus bandwidth. This ability enables the microprocessor to break the Von Neumann bottleneck of the speed of getting the next instruction. This mode of operation is possible because of the use of a push down stack and register array. The push down stack allows the use of implied addresses, rather than the prior art technique of explicit addresses for two sources and a destination.

Most instructions execute in 20 nanoseconds in the microprocessor 50. The microprocessor can therefore execute instructions at 50 peak MIPS without pipeline delays. This is a function of the small number of gates in the microprocessor 50 and the high degree of parallelism in the architecture of the microprocessor.

FIG. 3 shows how column and row addresses are multiplexed on lines D8-D14 of the microprocessor 50 for addressing DRAM 150 from I/O pins 52. The DRAM 150 is one of eight, but only one DRAM 150 has been shown for clarity. As shown, the lines D11-D18 are respectively con-20 nected to row address inputs A0-A8 of the DRAM 150. Additionally, lines D12-D15 are connected to the data inputs DQ1-DQ4 of the DRAM 150. The output enable, write and column address strobe pins 54 are respectively connected to the output enable, write and column address 25 strobe inputs of the DRAM 150 by lines 152. The row address strobe pin 54 is connected through row address strobe decode logic 154 to the row address strobe input of the DRAM 150 by lines 156 and 158.

D0-D7 pins 52 (FIG. 1) are idle when the microprocessor 30 50 is outputting multiplexed row and column addresses on D11–D18 pins 52. The D0–D7 pins 52 can therefore simultaneously be used for I/O when right justified I/O is desired. Simultaneous addressing and I/O can therefore be carried out.

FIG. 4 shows how the microprocessor 50 is able to achieve performance equal to the use of static RAMS with DRAMs through multiple instruction fetch in a single clock cycle and instruction fetch-ahead. Instruction register 108 receives four 8-bit byte instruction words 1-4 on 32-bit 40 ing terminal 276 of the EPROM 260. internal data bus 90. The four instruction byte 1-4 locations of the instruction register 108 are connected to multiplexer 170 by busses 172, 174, 176 and 178, respectively. A microprogram counter 180 is connected to the multiplexer 170 by lines 182. The multiplexer 170 is connected to 45 circuits 284 and a 27256 type EPROM 260. The I/O circuits decoder 184 by bus 186. The decoder 184 provides internal signals to the rest of the microprocessor 50 on lines 188.

Most significant bits 190 of each instruction byte 1-4 location are connected to a 4-input decoder 192 by lines 194. The output of decoder 192 is connected to memory control- 50 ler 118 by line 196. Program counter 130 is connected to memory controller 118 by internal address bus 136, and the instruction register 108 is connected to the memory controller  $118~\mbox{by}$  the internal data bus  $90.~\mbox{Address/data}$  bus  $198~\mbox{and}$ control bus 200 are connected to the DRAMS 150 (FIG. 3). 55

In operation, when the most significant bits 190 of remaining instructions 1-4 are "1" in a clock cycle of the microprocessor 50, there are no memory reference instructions in the queue. The output of decoder 192 on line 196 requests an instruction fetch ahead by memory controller 60 a single CPU configuration. Eventually, the microprocessor 118 without interference with other accesses. While the current instructions in instruction register 108 are executing, the memory controller 118 obtains the address of the next set of four instructions from program counter 130 and obtains that set of instructions. By the time the current set of instructions has completed execution, the next set of instructions is ready for loading into the instruction register.

Details of the DMA CPU 72 are provided in FIG. 5. Internal data bus 90 is connected to memory controller 118 and to DMA instruction register 210. The DMA instruction register 210 is connected to DMA program counter 212 by bus 214, to transfer size counter 216 by bus 218 and to timed transfer interval counter 220 by bus 222. The DMA instruction register 210 is also connected to DMA I/O and RAM address register 224 by line 226. The DMA I/O and RAM address register 224 is connected to the memory controller 118 by memory cycle request line 228 and bus 230. The DMA program counter 212 is connected to the internal address bus 136 by bus 232. The transfer size counter 216 is connected to a DMA instruction done decrementer 234 by lines 236 and 238. The decrementer 234 receives a control 15 input on memory cycle acknowledge line **240**. When transfer size counter 216 has completed its count, it provides a control signal to DMA program counter 212 on line 242. Timed transfer interval counter 220 is connected to decrementer 244 by lines 246 and 248. The decrementer 244 receives a control input from a microprocessor system clock on line 250.

The DMA CPU 72 controls itself and has the ability to fetch and execute instructions. It operates as a co-processor to the main CPU 70 (FIG. 2) for time specific processing.

FIG. 6 shows how the microprocessor 50 is connected to an electrically programmable read only memory (EPROM) 260 by reconfiguring the data lines 52 so that some of the data lines 52 are input lines and some of them are output lines. Data lines 52 D0-D7 provide data to and from corresponding data terminals 262 of the EPROM 260. Data lines 52 D9–D18 provide addresses to address terminals 264 of the EPROM 260. Data lines 52 D19–D31 provide inputs from the microprocessor **50** to memory and I/O decode logic 266. RAS 0/1 control line 268 provides a control signal for determining whether the memory and I/O decode logic provides a DRAM RAS output on line 270 or a column enable output for the EPROM 260 on line 272. Column address strobe terminal 60 of the microprocessor 50 provides an output enable signal on line 274 to the correspond-

FIGS. 7 and 8 show the front and back of a one card data processing system 280 incorporating the microprocessor 50, MSM514258-10 type DRAMs 150 totalling 2 megabytes, a Motorola 50 MegaHertz crystal oscillator clock 282, I/O **284** include a 74HC04 type high speed hex inverter circuit 286, an IDT39C828 type 10-bit inverting buffer circuit 288, an IDT39C822 type 10-bit inverting register circuit 290, and two IDT39C823 type 9-bit non-inverting register circuits 292. The card 280 is completed with a MAX12V type DC-DC converter circuit 294, 34-pin dual AMP type headers 296, a coaxial female power connector 298, and a 3-pin AMP right angle header 300. The card 280 is a low cost, imbeddable product that can be incorporated in larger systems or used as an internal development tool.

The microprocessor 50 is a very high performance (50 MHz) RISC influenced 32-bit CPU designed to work closely with dynamic RAM. Clock for clock, the microprocessor 50 approaches the theoretical performance limits possible with 50 and any other processor is limited by the bus bandwidth and the number of bus paths. The critical conduit is between the CPU and memory.

One solution to the bus bandwidth/bus path problem is to 65 integrate a CPU directly onto the memory chips, giving every memory a direct bus the CPU. FIG. 9 shows another microprocessor 310 that is provided integrally with 1 mega-

Page: 248

bit of DRAM 311 in a single integrated circuit 312. Until the present invention, this solution has not been practical, because most high performance CPUs require from 500,000 to 1,000,000 transistors and enormous die sizes just by themselves. The microprocessor 310 is equivalent to the 5 microprocessor 50 in FIGS. 1-8. The microprocessors 50 and 310 are the most transistor efficient high performance CPUs in existence, requiring fewer than 50,000 transistors for dual processors 70 and 72 (FIG. 2) or 314 and 316 (less memory). The very high speed of the microprocessors 50 10 and 310 is to a certain extent a function of the small number of active devices. In essence, the less silicon gets in the way, the faster the electrons can get where they are going.

The microprocessor 310 is therefore the only CPU suitable for integration on the memory chip die 312. Some 15 6, 9 or 12 processors. Practical implementation might simple modifications to the basic microprocessor 50 to take advantage of the proximity to the DRAM array 311 can also increase the microprocessor 50 clock speed by 50 percent, and probably more.

The microprocessor 310 core on board the DRAM die 312 20 4-POWER/GROUND provides most of the speed and functionality required for a large group of applications from automotive to peripheral control. However, the integrated CPU 310/DRAM 311 concept has the potential to redefine significantly the way multiprocessor solutions can solve a spectrum of very com- 25 pute intensive problems. The CPU 310/DRAM 311 combination eliminates the Von Neumann bottleneck by distributing it across numerous CPU/DRAM chips 312. The microprocessor 310 is a particularly good core for multiprocessing, since it was designed with the SDI target- 30 ing array in mind, and provisions were made for efficient interprocessor communications.

Traditional multiprocessor implementations have been very expensive in addition to being unable to exploit fully the available CPU horsepower. Multiprocessor systems have 35 typically been built up from numerous board level or box level computers. The result is usually an immense amount of hardware with corresponding wiring, power consumption and communications problems. By the time the systems are interconnected, as much as 50 percent of the bus speed has 40 been utilized just getting through the interfaces.

In addition, multiprocessor system software has been scarce. A multiprocessor system can easily be crippled by an inadequate load-sharing algorithm in the system software, which allows one CPU to do a great deal of work and the 45 COLUMN LATCH1 (1024 BITS) 32×32 MUX others to be idle. Great strides have been made recently in systems software, and even UNIX V.4 may be enhanced to support multiprocessing. Several commercial products from such manufacturers as DUAL Systems and UNISOFT do a credible job on 68030 type microprocessor systems now.

The microprocessor 310 architecture eliminates most of the interface friction, since up to 64 CPU 310/RAM 311 processors should be able to intercommunicate without buffers or latches. Each chip 312 has about 40 MIPS raw speed, because placing the DRAM 311 next to the CPU 310 55 DMA CPU 314 CORE allows the microprocessor 310 instruction cycle to be cut in half, compared to the microprocessor 50. A 64 chip array of these chips 312 is more powerful than any other existing computer. Such an array fits on a 3×5 card, cost less than a FAX machine, and draw about the same power as a small 60 INTERVAL COUNTER 12 BITS television.

Dramatic changes in price/performance always reshape existing applications and almost always create new ones. The introduction of microprocessors in the mid 1970s created video games, personal computers, automotive 65 computers, electronically controlled appliances, and low cost computer peripherals.

The integrated circuit 312 will find applications in all of the above areas, plus create some new ones. A common generic parallel processing algorithm handles convolution/ Fast Fourier Transform (FFT)/pattern recognition. Interesting product possibilities using the integrated circuit 312 include high speed reading machines, real-time speech recognition, spoken language translation, real-time robot vision, a product to identify people by their faces, and an automotive or aviation collision avoidance system.

A real time processor for enhancing high density television (HDTV) images, or compressing the HDTV information into a smaller bandwidth, would be very. feasible. The load sharing in HDTV could be very straightforward. Splitting up the task according to color and frame would require

require 4 meg RAMs integrated with the microprocessor 310.

The microprocessor **310** has the following specifications: CONTROL LINES

- 1-CLOCK

32—DATA I/O 4-

-SYSTEM CONTROL

EXTERNAL MEMORY FETCH

EXTERNAL MEMORY FETCH AUTOINCREMENT X EXTERNAL MEMORY FETCH AUTOINCREMENT Y EXTERNAL MEMORY WRITE

EXTERNAL MEMORY WRITE AUTOINCREMENT X

EXTERNAL MEMORY WRITE AUTOINCREMENT Y

EXTERNAL PROM FETCH

LOAD ALL X REGISTERS

LOAD ALL Y REGISTERS

- LOAD ALL PC REGISTERS
- EXCHANGE X AND Y

INSTRUCTION FETCH

ADD TO PC

ADD TO X

- WRITE MAPPING REGISTER READ MAPPING REGISTER
- **REGISTER CONFIGURATION**

MICROPROCESSOR 310 CPU 316 CORE

STACK POINTER (16 BITS)

COLUMN LATCH2 (1024 BITS) 32×32 MUX

- **RSTACK POINTER (16 BITS)**
- PROGRAM COUNTER 32 BITS
- X0 REGISTER 32 BITS (ACTIVATED ONLY FOR **ON-CHIP ACCESSES)**
- Y0 REGISTER 32 BITS (ACTIVATED ONLY FOR ON-CHIP ACCESSES)

LOOP COUNTER 32 BITS

DMA PROGRAM COUNTER 24 BITS

**INSTRUCTION REGISTER 32 BITS** 

I/O & RAM ADDRESS REGISTER 32 BITS

TRANSFER SIZE COUNTER 12 BITS

To offer memory expansion for the basic chip 312, an intelligent DRAM can be produced. This chip will be optimized for high speed operation with the integrated circuit 312 by having three on-chip address registers: Program Counter, X Register and Y register. As a result, to access the intelligent DRAM, no address is required, and a total access cycle could be as short as 10 nsec. Each

50

#### 11

expansion DRAM would maintain its own copy of the three registers and would be identified by a code specifying its memory address. Incrementing and adding to the three registers will actually take place on the memory chips. A maximum of 64 intelligent DRAM peripherals would allow 5 a large system to be created without sacrificing speed by introducing multiplexers or buffers.

There are certain differences between the microprocessor 310 and the microprocessor 50 that arise from providing the microprocessor 310 on the same die 312 with the DRAM 10 311. Integrating the DRAM 311 allows architectural changes in the microprocessor 310 logic to take advantage of existing on-chip DRAM 311 circuitry. Row and column design is inherent in memory architecture. The DRAMs 311 access random bits in a memory array by first selecting a row of 15 1024 bits, storing them into a column latch, and then selecting one of the bits as the data to be read or written.

The time required to access the data is split between the row access and the column access. Selecting data already stored in a column latch is faster than selecting a random bit 20 by at least a factor of six. The microprocessor 310 takes advantage of this high speed by creating a number of column latches and using them as caches and shift registers. Selecting a new row of information may be thought of as performing a 1024-bit read or write with the resulting immense 25 bus bandwidth.

1. The microprocessor 50 treats its 32-bit instruction register 108 (see FIGS. 2 and 4) as a cache for four 8-bit instructions. Since the DRAM 311 maintains a 1024-bit latch for the column bits, the microprocessor **310** treats the 30 column latch as a cache for 128 8-bit instructions. Therefore, the next instruction will almost always be already present in the cache. Long loops within the cache are also possible and more useful than the 4 instruction loops in the microprocessor 50.

2. The microprocessor 50 uses two 16×32-bit deep register arrays 74 and 134 (FIG. 2) for the parameter stack and the return stack. The microprocessor 310 creates two other 1024-bit column latches to provide the equivalent of two 32×32-bit arrays, which can be accessed twice as fast as a 40 register array.

3. The microprocessor 50 has a DMA capability which can be used for I/O to a video shift register. The microprocessor 310 uses yet another 1024-bit column latch as a long video shift register to drive a CRT display directly. For color 45 displays, three on-chip shift registers could also be used. These shift registers can transfer pixels at a maximum of 100 MHz.

4. The microprocessor 50 accesses memory via an external 32-bit bus. Most of the memory 311 for the micropro- 50 cessor 310 is on the same die 312. External access to more memory is made using an 8-bit bus. The result is a smaller die, smaller package and lower power consumption than the microprocessor 50.

5. The microprocessor **50** consumes about a third of its 55 These instructions take a variable length address operand 8, operating power charging and discharging the I/O pins and associated capacitances. The DRAMs 150 (FIG. 8) connected to the microprocessor 50 dissipate most of their power in the I/O drivers. A microprocessor 310 system will system, since having the DRAM 311 next to the processor 310 eliminates most of the external capacitances to be charged and discharged.

6. Multiprocessing means splitting a computing task between numerous processors in order to speed up the 65 solution. The popularity of multiprocessing is limited by the expense of current individual processors as well as the

limited interprocessor communications ability. The microprocessor 310 is an excellent multiprocessor candidate, since the chip **312** is a monolithic computer complete with memory, rendering it low-cost and physically compact.

The shift registers implemented with the microprocessor 310 to perform video output can also be configured as interprocessor communication links. The INMOS transputer attempted a similar strategy, but at much lower speed and without the performance benefits inherent in the microprocessor 310 column latch architecture. Serial I/O is a prerequisite for many multiprocessor topologies because of the many neighbor processors which communicate. A cube has 6 neighbors. Each neighbor communicates using these lines:

DATA IN

CLOCK IN READY FOR DATA DATA OUT DATA READY? CLOCK OUT

A special start up sequence is used to initialize the on-chip DRAM 311 in each of the processors.

The microprocessor **310** column latch architecture allows neighbor processors to deliver information directly to internal registers or even instruction caches of other chips 312. This technique is not used with existing processors, because it only improves performance in a tightly coupled DRAM system.

7. The microprocessor 50 architecture offers two types of looping structures: LOOP-IF-DONE and MICRO-LOOP. The former takes an 8-bit to 24-bit operand to describe the entry point to the loop address. The latter performs a loop entirely within the 4 instruction queue and the loop entry point is implied as the first instruction in the queue. Loops entirely within the queue run without external instruction fetches and execute up to three times as fast as the long loop construct. The microprocessor 310 retains both constructs with a few differences. The microprocessor **310** microloop functions in the same fashion as the microprocessor 50 operation, except the queue is 1024-bits or 128 8-bit instructions long. The microprocessor **310** microloop can therefore contain jumps, branches, calls and immediate operations not possible in the 4 8-bit instruction microprocessor 50 queue.

Microloops in the microprocessor 50 can only perform simple block move and compare functions. The larger microprocessor 310 queue allows entire digital signal processing or floating point algorithms to loop at high speed in the queue.

The microprocessor **50** offers four instructions to redirect execution:

CALL BRANCH BRANCH-IF-ZERO

35

LOOP-IF-NOT-DONE

16 or 24 bits long. The microprocessor 50 next address logic treats the three operands similarly by adding or subtracting them to the current program counter. For the microprocessor **310**, the 16 and 24-bit operands function in the same manner consume about one-tenth the power of a microprocessor 50 60 as the 16 and 24-bit operands in the microprocessor 50. The 8-bit class operands are reserved to operate entirely within the instruction queue. Next address decisions can therefore be made quickly, because only 10 bits of addresses are affected, rather than 32. There is no carry or borrow generated past the 10 bits.

8. The microprocessor **310** CPU **316** resides on an already crowded DRAM die 312. To keep chip size as small as

5

30

35

40

55

14

pins. These signals will remain on the lines until the data from the EPROM 260 has been read into the microprocessor 50. For the first byte, the byte select bits will be binary 00.

- 3. CAS goes low at 354, enabling the EPROM 260 data onto the lower 8 bits of the external address/data bus 350. NOTE: It is important to recognize that, during this part of the cycle, the lower 8 bits of the external data/address bus are functioning as inputs, but the rest of the bus is still acting as outputs.
- 4. The microprocessor 50 latches these eight least significant bits internally and shifts them 8 bits left to shift them to the next significant byte position.
- 5. Steps 2, 3 and 4 are repeated with byte address 01.
- 6. Steps 2, 3 and 4 are repeated with byte address 10.
- 7. Steps 2, 3 and 4 are repeated with byte address 11.
- 8. CAS goes high at 356, taking the EPROM 260 off the data bus.
- 9. RAS goes high at 358, indicating the end of the EPROM 260 access.
- 10. RAS goes low at 360, latching the DRAM select information from the high order address bits. At the same time, the RAS address bits are latched into the DRAM **150**. The DRAM **150** is selected.
- 11. CAS goes low at **362**, latching the DRAM **150** CAS addresses.
- 12. The microprocessor **50** places the previously latched EPROM 260 32-bit data onto the external address/data bus 350. W goes low at 364, writing the 32 bits into the DRAM 150.
- 13. W goes high at 366. CAS goes high at 368. The process continues with the next word.

FIG. 12 shows details of the microprocessor 50 memory controller 118. In operation, bus requests stay present until they are serviced. CPU 70 requests are prioritized at 370 in the order of: 1, Parameter Stack; 2, Return Stack; 3, Data Fetch; 4, Instruction Fetch. The resulting CPU request signal and a DMA request signal are supplied as bus requests to bus control 372, which provides a bus grant signal at 374. Internal address bus 136 and a DMA counter 376 provide inputs to a multiplexer **378**. Either a row address or a column address are provided as an output to multiplexed address bus **380** as an output from the multiplexer **378**. The multiplexed 45 address bus **380** and the internal data bus **90** provide address and data inputs, respectively, to multiplexer 382. Shift register 384 supplies row address strobe (RAS) 1 and 2 control signals to multiplexer 386 and column address strobe (CAS) 1 and 2 control signals to multiplexer 388 on lines 390 and 392. The shift register 384 also supplies output 50 enable (OE) and write (W) signals on lines 394 and 396 and a control signal on line 398 to multiplexer 382. The shift register 384 receives a RUN signal on line 400 to generate a memory cycle and supplies a MEMORY READY signal on line 402 when an access is complete.

STACK/REGISTER ARCHITECTURE

Most microprocessors use on-chip registers for temporary storage of variables. The on-chip registers access data faster than off-chip RAM. A few microprocessors use an on-chip

A stack has the advantage of faster operation compared to on-chip registers by avoiding the necessity to select source and destination registers. (A math or logic operation always uses the top two stack items as source and the top of stack as destination.) The stack's disadvantage is that it makes some operations clumsy. Some compiler activities in particular require on-chip registers for efficiency.

13

possible, the DMA processor 72 of the microprocessor 50 has been replaced with a more traditional DMA controller 314. DMA is used with the microprocessor 310 to perform the following functions:

Video output to a CRT

Multiprocessor serial communications

8-bit parallel I/O

The DMA controller 314 can maintain both serial and parallel transfers simultaneously. The following DMA sources and destinations are supported by the microproces- 10 sor **310**:

| DESCRIPTION                                                                                     | I/O                    | LINES                                          |    |
|-------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------|----|
| <ol> <li>Video shift register</li> <li>Multiprocessor serial</li> <li>8-bit parallel</li> </ol> | OUTPUT<br>BOTH<br>BOTH | 1 to 3<br>6 lines/channel<br>8 data, 4 control | 15 |

The three sources use separate 1024-bit buffers and separate 20 I/O pins. Therefore, all three may be active simultaneously without interference.

The microprocessor 310 can be implemented with either a single multiprocessor serial buffer or separate receive and sending buffers for each channel, allowing simultaneous 25 bidirectional communications with six neighbors simultaneously.

FIGS. 10 and 11 provide details of the PROM DMA used in the microprocessor 50. The microprocessor 50 executes faster than all but the fastest PROMs. PROMS are used in a microprocessor 50 system to store program segments and perhaps entire programs. The microprocessor 50 provides a feature on power-up to allow programs to be loaded from low-cost, slow speed PROMs into high speed DRAM for execution. The logic which performs this function is part of the DMA memory controller 118. The operation is similar to DMA, but not identical, since four 8-bit bytes must be assembled on the microprocessor 50 chip, then written to the DRAM 150.

The microprocessor 50 directly interfaces to DRAM 150 over a triple multiplexed data and address bus 350, which carries RAS addresses, CAS addresses and data. The EPROM 260, on the other hand, is read with nonmultiplexed busses. The microprocessor 50 therefore has a special mode which unmultiplexes the data and address lines to read 8 bits of EPROM data. Four 8-bit bytes are read in this fashion. The multiplexed bus **350** is turned back on, and the data is written to the DRAM 150.

When the microprocessor 50 detects a RESET condition, the processor stops the main CPU 70 and forces a mode 0 (PROM LOAD) instruction into the DMA CPU 72 instruction register. The DMA instruction directs the memory controller to read the EPROM 260 data at 8 times the normal access time for memory. Assuming a 50 MHz microprocessor 50, this means an access time of 320 nsec. The instruction also indicates:

The selection address of the EPROM 260 to be loaded, The number of 32-bit words to transfer,

The DRAM 150 address to transfer into.

The sequence of activities to transfer one 32-bit word 60 push down stack for temporary storage. from EPROM 260 to DRAM 150 are:

- 1. RAS goes low at 352, latching the EPROM 260 select information from the high order address bits. The EPROM 260 is selected.
- 2. Twelve address bits (consisting of what is normally 65 DRAM CAS addresses plus two byte select bits are placed on the bus 350 going to the EPROM 260 address

A0253

10

20

15

As shown in FIG. 13, the microprocessor 50 provides both on-chip registers 134 and a stack 74 and reaps the benefits of both.

**BENEFITS:** 

- 1. Stack math and logic is twice as fast as those available 5on an equivalent register only machine. Most programmers and optimizing compilers can take advantage of this feature.
- 2. Sixteen registers are available for on-chip storage of local variables which can transfer to the stack for computation. The accessing of variables is three to four times as fast as available on a strictly stack machine.

The combined stack 74/register 134 architecture has not been used previously due to inadequate understanding by computer designers of optimizing compilers and the mix of transfer versus math/logic instructions.

#### ADAPTIVE MEMORY CONTROLLER

A microprocessor must be designed to work with small or large memory configurations. As more memory loads are added to the data, address, and control lines, the switching speed of the signals slows down. The microprocessor 50 multiplexes the address/data bus three ways, so timing between the phases is critical. A traditional approach to the problem allocates a wide margin of time between bus phases so that systems will work with small or large numbers of memory chips connected. A speed compromise of as much as 50% is required.

As shown in FIG. 14, the microprocessor 50 uses a feedback technique to allow the processor to adjust memory bus timing to be fast with small loads and slower with large ones. The OUTPUT ENABLE (OE) line 152 from the microprocessor 50 is connected to all memories 150 on the circuit board. The loading on the output enable line 152 to the microprocessor 50 is directly related to the number of 35 memories 150 connected. By monitoring how rapidly OE 152 goes high after a read, the microprocessor 50 is able to determine when the data hold time has been satisfied and place the next address on the bus.

The level of the OE line 152 is monitored by CMOS input buffer 410 which generates an internal READY signal on line 412 to the microprocessor's memory controller. Curves 414 and 416 of the FIG. 15 graph show the difference in rise time likely to be encountered from a lightly to heavily loaded memory system. When the OE line 152 has reached a predetermined level to generate the READY signal, driver 418 generates an OUTPUT ENABLE signal on OE line 152. SKIP WITHIN THE INSTRUCTION CACHE

The microprocessor 50 fetches four 8-bit instructions each memory cycle and stores them in a 32-bit instruction register 50108, as shown in FIG. 16. A class of "test and skip" instructions can very rapidly execute a very fast jump operation within the four instruction cache.

SKIP CONDITIONS:

Always

ACC non-zero

ACC negative

Carry flag equal logic one

Never

ACC equal zero

ACC positive

Carry flag equal logic zero

The SKIP instruction can be located in any of the four byte positions 420 in the 32-bit instruction register 108. If the test is successful, SKIP will jump over the remaining one, two, or three 8-bit instructions in the instruction register

108 and cause the next four-instruction group to be loaded into the register 108. As shown, the SKIP operation is implemented by resetting the 2-bit microinstruction counter 180 to zero on line 422 and simultaneously latching the next instruction group into the register 108. Any instructions following the SKIP in the instruction register are overwritten by the new instructions and not executed.

The advantage of SKIP is that optimizing compilers and smart programmers can often use it in place of the longer conditional JUMP instruction. SKIP also makes possible microloops which exit when the loop counts down or when the SKIP jumps to the next instruction group. The result in verv fast code.

Other machines (such as the PDP-8 and Data General 15 NOVA) provide the ability to skip a single instruction. The microprocessor 50 provides the ability to skip up to three instructions.

MICROLOOP IN THE INSTRUCTION CACHE

The microprocessor 50 provides the MICROLOOP instruction to execute repetitively from one to three instructions residing in the instruction register 108. The microloop instruction works in conjunction with the LOOP COUNTER 92 (FIG. 2) connected to the internal data bus 90. To execute a microloop, the program stores a count in LOOP COUNTER 92. MICROLOOP may be placed in the first, 25 second, third, or last byte 420 of the instruction register 108. If placed in the first position, execution will just create a delay equal to the number stored in LOOP COUNTER 92 times the machine cycle. If placed in the second, third, or last 30 byte 420, when the microloop instruction is executed, it will test the LOOP COUNT for zero. If zero, execution will continue with the next instruction. If not zero, the LOOP COUNTER 92 is decremented and the 2-bit microinstruction counter is cleared, causing the preceding instructions in the instruction register to be executed again.

Microloop is useful for block move and search operations. By executing a block move completely out of the instruction register 108, the speed of the move is doubled, since all memory cycles are used by the move rather than being shared with instruction fetching. Such a hardware implementation of microloops is much faster than conventional software implementation of a comparable function.

OPTIMAL CPU CLOCK SCHEME

The designer of a high speed microprocessor must pro-45 duce a product which operate over wide temperature ranges, wide voltage swings, and wide variations in semiconductor processing. Temperature, voltage, and process all affect transistor propagation delays. Traditional CPU designs are done so that with the worse case of the three parameters, the circuit will function at the rated clock speed. The result are designs that must be clocked a factor of two slower than their maximum theoretical performance, so they will operate properly in worse case conditions.

The microprocessor **50** uses the technique shown in FIGS. 55 17–19 to generate the system clock and its required phases. Clock circuit 430 is the familiar "ring oscillator" used to test process performance. The clock is fabricated on the same silicon chip as the rest of the microprocessor 50.

The ring oscillator frequency is determined by the param-60 eters of temperature, voltage, and process. At room temperature, the frequency will be in the neighborhood of 100 MHZ. At 70 degrees Centigrade, the speed will be 50 MHZ. The ring oscillator 430 is useful as a system clock, with its stages 431 producing phase 0-phase 3 outputs 433 shown in FIG. 19, because its performance tracks the 65 parameters which similarly affect all other transistors on the same silicon die. By deriving system timing from the ring

oscillator 430, CPU 70 will always execute at the maximum frequency possible, but never too fast. For example, if the processing of a particular die is not good resulting in slow transistors, the latches and gates on the microprocessor 50 will operate slower than normal. Since the microprocessor 5 50 ring oscillator clock 430 is made from the same transistors on the same die as the latches and gates, it too will operate slower (oscillating at a lower frequency), providing compensation which allows the rest of the chip's logic to operate properly.

#### ASYNCHRONOUS/SYNCHRONOUS CPU

Most microprocessors derive all system timing from a single clock. The disadvantage is that different parts of the system can slow all operations. The microprocessor 50 provides a dual-clock scheme as shown in FIG. 17, with the 15 CPU 70 operating a synchronously to I/O interface 432 forming part of memory controller 118 (FIG. 2) and the I/O interface 432 operating synchronously with the external world of memory and I/O devices. The CPU 70 executes at the fastest speed possible using the adaptive ring counter 20 clock 430. Speed may vary by a factor of four depending upon temperature, voltage, and process. The external world must be synchronized to the microprocessor 50 for operations such as video display updating and disc drive reading and writing. This synchronization is performed by the I/O interface 432, speed of which is controlled by a conventional crystal clock 434. The interface 432 processes requests for memory accesses from the microprocessor 50 and acknowledges the presence of I/O data. The microprocessor 50 fetches up to four instructions in a single memory cycle and 30 can perform much useful work before requiring another memory access. By decoupling the variable speed of the CPU 70 from the fixed speed of the I/O interface 432, optimum performance can be achieved by each. Recoupling between the CPU **70** and the interface **432** is accomplished with handshake signals on lines 436, with data/addresses passing on bus 90, 136.

#### ASYNCHRONOUS/SYNCHRONOUS CPU IMBEDDED ON A DRAM CHIP

System performance is enhanced even more when the 40 DRAM 311 and CPU 314 (FIG. 9) are located on the same die. The proximity of the transistors means that DRAM 311 and CPU 314 parameters will closely follow each other. At room temperature, not only would the CPU 314 execute at keep up. The synchronization performed by the I/O interface 432 would be for DMA and reading and writing I/O ports. In some systems (such as calculators) no I/O synchronization at all would be required, and the I/O clock would be tied to the ring counter clock.

#### VARIABLE WIDTH OPERANDS

Many microprocessors provide variable width operands. The microprocessor 50 handles operands of 8, 16, or 24 bits using the same op-code. FIG. 20 shows the 32-bit instruction register 108 and the 2-bit microinstruction register 180 55 which selects the 8-bit instruction. Two classes of microprocessor 50 instructions can be greater than 8-bits, JUMP class and IMMEDIATE. A JUMP or IMMEDIATE op-code is 8-bits, but the operand can be 8, 16, or 24 bits long. This magic is possible because operands must be right justified in 60 the instruction register. This means that the least significant bit of the operand is always located in the least significant bit of the instruction register. The microinstruction counter 180 selects which 8-bit instruction to execute. If a JUMP or IMMEDIATE instruction is decoded, the state of the 2-bit 65 microinstruction counter selects the required 8, 16, or 24 bit operand onto the address or data bus. The unselected 8-bit

bytes are loaded with zeros by operation of decoder 440 and gates 442. The advantage of this technique is the saving of a number of op-codes required to specify the different operand sizes in other microprocessors.

TRIPLE STACK CACHE

Computer performance is directly related to the system memory bandwidth. The faster the memories, the faster the computer. Fast memories are expensive, so techniques have been developed to move a small amount of high-speed 10 memory around to the memory addresses where it is needed. A large amount of slow memory is constantly updated by the fast memory, giving the appearance of a large fast memory array. A common implementation of the technique is known as a high-speed memory cache. The cache may be thought of as fast acting shock absorber smoothing out the bumps in memory access. When more memory is required than the shock can absorb, it bottoms out and slow speed memory is accessed. Most memory operations can be handled by the shock absorber itself.

The microprocessor 50 architecture has the ALU 80 (FIG. 2) directly coupled to the top two stack locations 76 and 78. The access time of the stack 74 therefore directly affects the execution speed of the processor. The microprocessor 50 stack architecture is particularly suitable to a triple cache technique, shown in FIG. 21 which offers the appearance of 25 a large stack memory operating at the speed of on-chip latches 450. Latches 450 are the fastest form of memory device built on the chip, delivering data in as little as 3 nsec. However latches 450 require large numbers of transistors to construct. On-chip RAM 452 requires fewer transistors than latches, but is slower by a factor of five (15 nsec access). Off-chip RAM 150 is the slowest storage of all. The microprocessor 50 organizes the stack memory hierarchy as three interconnected stacks 450, 452 and 454. The latch stack 450 35 is the fastest and most frequently used. The on-chip RAM stack 452 is next. The off-chip RAM stack 454 is slowest. The stack modulation determines the effective access time of the stack. If a group of stack operations never push or pull more than four consecutive items on the stack, operations will be entirely performed in the 3 nsec latch stack. When the four latches 456 are filled, the data in the bottom of the latch stack 450 is written to the top of the on-chip RAM stack 452. When the sixteen locations 458 in the on-chip RAM stack 452 are filled, the data in the bottom of the 100 MHZ, but the DRAM 311 would access fast enough to 45 on-chip RAM stack 452 is written to the top of the off-chip RAM stack 454. When popping data off a full stack 450, four pops will be performed before stack empty line 460 from the latch stack pointer 462 transfers data from the on-chip RAM stack 452. By waiting for the latch stack 450 to empty before 50 performing the slower on-chip RAM access, the high effective speed of the latches 456 are made available to the processor. The same approach is employed with the on-chip RAM stack 452 and the off-chip RAM stack 454. POLYNOMIAL GENERATION INSTRUCTION

> Polynomials are useful for error correction, encryption, data compression, and fractal generation. A polynomial is generated by a sequence of shift and exclusive OR operations. Special chips are provided for this purpose in the prior art.

> The microprocessor **50** is able to generate polynomials at high speed without external hardware by slightly modifying how the ALU 80 works. As shown in FIG. 21, a polynomial is generated by loading the "order" (also known as the feedback terms) into C Register 470. The value thirty one (resulting in 32 iterations) is loaded into DOWN COUNTER 472. A register 474 is loaded with zero. B register 476 is loaded with the starting polynomial value. When the POLY

35

50

#### 19

instruction executes, C register 470 is exclusively ORed with A register 474 if the least significant bit of B register 476 is a one. Otherwise, the contents of the A register 474 passes through the ALU 80 unaltered. The combination of A and B is then shifted right (divided by 2) with shifters 478 5 and 480. The operation automatically repeats the specified number of iterations, and the resulting polynomial is left in A register 474.

#### FAST MULTIPLY

Most microprocessors offer a 16×16 or 32×32 bit multiply 10 instruction. Multiply when performed sequentially takes one shift/add per bit, or 32 cycles for 32 bit data. The microprocessor 50 provides a high speed multiply which allows multiplication by small numbers using only a small number of cycles. FIG. 23 shows the logic used to implement the 15 high speed algorithm. To perform a multiply, the size of the multiplier less one is placed in the DOWN COUNTER 472. For a four bit multiplier, the number three would be stored in the DOWN COUNTER 472. Zero is loaded into the A register 474. The multiplier is written bit reversed into the B 20 Register 476. For example, a bit reversed five (binary 0101) would be written into B as 1010. The multiplicand is written into the C register 470. Executing the FAST MULT instruction will leave the result in the A Register 474, when the count has been completed. The fast multiply instruction is 25 important because many applications scale one number by a much smaller number. The difference in speed between multiplying a 32×32 bit and a 32×4 bit is a factor of 8. If the least significant bit of the multiplier is a "ONE", the contents of the Aregister 474 and the Cregister 470 are added. If the 30 least significant bit of the multiplier is a "ZERO", the contents of the A register are passed through the ALU 80 unaltered. The output of the ALU 80 is shifted left by shifter 482 in each iteration. The contents of the B register 476 are shifted right by the shifter 480 in each iteration. INSTRUCTION EXECUTION PHILOSOPHY

The microprocessor 50 uses high speed D latches in most of the speed critical areas. Slower on-chip RAM is used as secondary storage.

tion is to create a hierarchy of speed as follows:

| Logic and D latch transfers<br>Math                           | 1 cycle<br>2 cycles   | 20 nsec<br>40 nsec  |  |
|---------------------------------------------------------------|-----------------------|---------------------|--|
| Fetch/store on-chip RAM                                       | 2 cycles              | 40 nsec             |  |
| Fetch/store in current RAS page<br>Fetch/store with RAS cycle | 4 cycles<br>11 cycles | 80 nsec<br>220 nsec |  |
|                                                               | ~                     |                     |  |

With a 50 MHZ clock, many operations can be performed in 20 nsec. and almost everything else in 40 nsec.

To maximize speed, certain techniques in processor design have been used. They include:

Eliminating arithmetic operations on addresses,

Fetching up to four instructions per memory cycle,

Pipelineless instruction decoding

Generating results before they are needed,

Use of three level stack caching.

PIPELINE PHILOSOPHY

sequential pieces, for example: fetch, decode, register read, execute, and store. Each piece will require a single machine cycle. In most Reduced Instruction Set Computer (RISC) chips, instruction require from three to six cycles.

RISC instructions are very parallel. For example, each of 65 70 different instructions in the SPARC (SUN Computer's RISC chip) has five cycles. Using a technique called

20

"pipelining", the different phases of consecutive instructions can be overlapped.

To understand pipelining, think of building five residential homes. Each home will require in sequence, a foundation, framing, plumbing and wiring, roofing, and interior finish. Assume that each activity takes one week. To build one house will take five weeks.

But what if you want to build an entire subdivision? You have only one of each work crew, but when the foundation men finish on the first house, you immediately start them on the second one, and so on. At the end of five weeks, the first home is complete, but you also have five foundations. If you have kept the framing, plumbing, roofing, and interior guys all busy, from five weeks on, a new house will be completed each week.

This is the way a RISC chip like SPARC appears to execute an instruction in a single machine cycle. In reality, a RISC chip is executing one fifth of five instructions each machine cycle. And if five instructions stay in sequence, an instruction will be completed each machine cycle.

The problems with a pipeline are keeping the pipe full with instructions. Each time an out of sequence instruction such as a BRANCH or CALL occurs, the pipe must be refilled with the next sequence. The resulting dead time to refill the pipeline can become substantial when many IF/THEN/ELSE statements or subroutines are encountered. THE PIPELINE APPROACH

The microprocessor 50 has no pipeline as such. The approach of this microprocessor to speed is to overlap instruction fetching with execution of the previously fetched instruction(s). Beyond that, over half the instructions (the most common ones) execute entirely in a single machine cycle of 20 nsec. This is possible because:

1. Instruction decoding resolves in 2.5 nsec.

- 2. Incremented/decremented and some math values are calculated before they are needed, requiring only a latching signal to execute.
- 3. Slower memory is hidden from high speed operations by high-speed D latches which access in 4 nsec.

The microprocessor 50 philosophy of instruction execu- 40 The disadvantage for this microprocessor is a more complex chip design process. The advantage for the chip user is faster ultimate throughput since pipeline stalls cannot exist. Pipeline synchronization with availability flag bits and other such pipeline handling is not required by this microproces-45 SOL

> For example, in some RISC machines an instruction which tests a status flag may have to wait for up to four cycles for the flag set by the previous instruction to be available to be tested. Hardware and software debugging is also somewhat easier because the user doesn't have to visualize five instructions simultaneously in the pipe.

**OVERLAPPING INSTRUCTION FETCH/EXECUTE** 

The slowest procedure the microprocessor 50 performs is to access memory. Memory is accessed when data is read or written. Memory is also read when instructions are fetched. The microprocessor 50 is able to hide fetch of the next instruction behind the execution of the previously fetched instruction(s). The microprocessor 50 fetches instructions in 4-byte instruction groups. An instruction group may contain Computer instructions are usually broken down into 60 from one to four instructions. The amount of time required to execute the instruction group ranges from 4 cycles for simple instructions to 64 cycles for a multiply.

> When a new instruction group is fetched, the microprocessor instruction decoder looks at the most significant bit of all four of the bytes. The most significant bit of an instruction determines if a memory access is required. For example, CALL, FETCH, and STORE all require a memory access to

5

20

40

50

22

#### 21

execute. If all four bytes have nonzero most significant bits, the microprocessor initiates the memory fetch of the next sequential 4-byte instruction group. When the last instruction in the group finishes executing, the next 4-byte instruction group is ready and waiting on the data bus needing only to be latched into the instruction register. If the 4-byte instruction group required four or more cycles to execute and the next sequential access was a column address strobe (CAS) cycle, the instruction fetch was completely overlapped with execution.

#### INTERNAL ARCHITECTURE

The microprocessor **50** architecture consists of the following:

| PARAMETER STACK          | <> Y REGISTER                                                            |  |  |
|--------------------------|--------------------------------------------------------------------------|--|--|
|                          | ALU* RETURN STACK                                                        |  |  |
|                          | <>                                                                       |  |  |
| <>                       | <>                                                                       |  |  |
| 16 DEEP                  | 16 DEEP                                                                  |  |  |
| Used for math and logic. | Used for subroutine                                                      |  |  |
|                          | and interrupt return                                                     |  |  |
|                          | addresses as well as                                                     |  |  |
|                          | local variables.                                                         |  |  |
| Push down stack.         | Push down stack.                                                         |  |  |
| Can overflow into        | Can overflow into                                                        |  |  |
| off-chip RAM.            | off-chip RAM.                                                            |  |  |
| on one rann.             | Can also be accessed                                                     |  |  |
|                          | relative to top of                                                       |  |  |
|                          | stack.                                                                   |  |  |
| LOOP COUNTER             | (32-bits, can decrement by 1)                                            |  |  |
| LOOK COOMIER             | Used by class of test and loop                                           |  |  |
|                          | instructions.                                                            |  |  |
| X REGISTER               | (32-bits, can increment or decrement by                                  |  |  |
| A REGISTER               | 4). Used to point to RAM locations.                                      |  |  |
| PROGRAM COUNTER          | (32-bits, increments by 4). Points to                                    |  |  |
| TROORAM COUNTER          | 4-byte instruction groups in RAM.                                        |  |  |
| INSTRUCTION REG          |                                                                          |  |  |
| INSTRUCTION REG          | (32-Bits). Holds 4-byte instruction                                      |  |  |
|                          | groups while they are being decoded<br>and executed.                     |  |  |
| MODE - A register with   |                                                                          |  |  |
| MODE-BITS:               | mode and status ons.                                                     |  |  |
|                          | y accesses by 8 if "1". Run full                                         |  |  |
|                          | or access to slow EPROM.)                                                |  |  |
|                          | clock by 1023 if "1" to reduce                                           |  |  |
|                          | n. Run full speed if "0". (On-chip                                       |  |  |
|                          | <i>n</i> . Kun tun speed if 0. (On-chip<br><i>n</i> if this bit is set.) |  |  |
|                          |                                                                          |  |  |
| - Enable external        |                                                                          |  |  |
| - Enable external i      |                                                                          |  |  |
| - Enable external i      | 1                                                                        |  |  |
| - Enable external i      | 1                                                                        |  |  |
| - Enable external i      | 1                                                                        |  |  |
| - Enable external i      |                                                                          |  |  |
| - Enable external i      |                                                                          |  |  |
| ON-CHIP MEMORY LO        |                                                                          |  |  |
| MODE-BITS                |                                                                          |  |  |
| DMA-POINT                |                                                                          |  |  |
| DMA-COUN                 |                                                                          |  |  |
| STACK-POIN               |                                                                          |  |  |
| STACK-DEP                | 1 1                                                                      |  |  |
| RSTACK-PO                |                                                                          |  |  |
| RSTACK-DE                | - Depth of on-chip Return Stack                                          |  |  |
|                          |                                                                          |  |  |

\*Math and logic operations use the TOP item and NEXT to top Parameter Stack items as the operands. The result is pushed onto the Parameter Stack. \*Return addresses from subroutines are placed on the Return Stack. The Y 55 REGISTER is used as a pointer to RAM locations. Since the Y REGISTER is the top item of the Return Stack, nesting of indices is straightforward.

#### ADDRESSING MODE HIGH POINTS

The data bus is 32-bits wide. All memory fetches and stores are 32-bits. Memory bus addresses are 30 bits. The 60 least significant 2 bits are used to select one-of-four bytes in some addressing modes. The Program Counter, X Register, and Y Register are implemented as D latches with their outputs going to the memory address bus and the bus incrementer/decrementer. Incrementing one of these regis-65 ters can happen quickly, because the incremented value has already rippled through the inc/dec logic and need only be

#### INSTRUCTION SET

#### 32-BIT INSTRUCTION FORMAT

The thirty two bit instructions are CALL, BRANCH, BRANCH-IF-ZERO, and LOOP-IF-NOT-DONE. These instructions require the calculation of an effective address. In many computers, the effective address is calculated by 10 adding or subtracting an operand with the current Program

Counter. This math operation requires from four to seven machine cycles to perform and can definitely bog down machine execution. The microprocessor's strategy is to perform the required math operation at assembly or linking 15 time and do a much simpler "Increment to next page" or

"Decrement to previous page" operation at run time. As a result, the microprocessor branches execute in a single cycle.

#### 24-BIT OPERAND FORM:

Byte 1 Byte 2 Byte 3 Byte 4 WWWWW XX - YYYYYYYY - YYYYYYYY - YYYYYYYY

With a 24-bit operand, the current page is considered to be defined by the most significant 6 bits of the Program Counter.

- 16-BIT OPERAND FORM: QQQQQQQ-WWWWWW
  XX-YYYYYYYYYYYYYYYW With a 16-bit operand, the current page is considered to be defined by the most significant 14 bits of the Program Counter.
- 8-BIT OPERAND FORM: QQQQQQQ-QQQQQQ WWWWWW XX-YYYYYYY With an 8-bit operand, the current page is considered to be defined by the most significant 22 bits of the Program Counter.

35 QQQQQQQ—Any 8-bit instruction.

WWWWWW—Instruction op-code.

XX—Select how the address bits will be used:

00—Make all high-order bits zero. (Page zero addressing)

- 01—Increment the high-order bits. (Use next page)
- 10—Decrement the high-order bits. (Use previous page) 11—Leave the high-order bits unchanged. (Use current page)

YYYYYYY—The address operand field. This field is

<sup>5</sup> always shifted left two bits (to generate a word rather than byte address) and loaded into the Program Counter. The microprocessor instruction decoder figures out the width of the operand field by the location of the instruction op-code in the four bytes.

The compiler or assembler will normally use the shortest operand required to reach the desired address so that the leading bytes can be used to hold other instructions. The effective address is calculated by combining:

The current Program Counter,

The 8, 16, or 24 bit address operand in the instruction, Using one of the four allowed addressing modes.

#### EXAMPLES OF EFFECTIVE ADDRESS CALCULATION

#### Example 1

 Byte 1
 Byte 2
 Byte 3
 Byte 4

 QQQQQQQQ
 QQQQQQQQ
 00000011
 10011000

The "QQQQQQQs" in Byte 1 and 2 indicate space in the 4-byte memory fetch which could be hold two other

5

15

#### 23

instructions to be executed prior to the CALL instruction. Byte 3 indicates a CALL instruction (six zeros) in the current page (indicated by the 11 bits). Byte 4 indicates that the hexadecimal number 98 will be forced into the Program Counter bits 2 through 10. (Remember, a CALL or BRANCH always goes to a word boundary so the two least significant bits are always set to zero). The effect of this instruction would be to CALL a subroutine at WORD location HEX 98 in the current page. The most significant 22 bits of the Program Counter define the current page and will be unchanged.

#### Example 2

#### Byte 2 Byte 3 Byte 4 Byte 1 000001 01 00000001 0000000 00000000

If we assume that the Program Counter was HEX 0000 0156 which is binary:

#### 00000000 00000000 00000001 01010110=OLD PRO-GRAM COUNTER.

Byte 1 indicates a BRANCH instruction op code (000001) and "01" indicates select the next page. Byte 2,3, and 4 are the address operand. These 24-bits will be shifted to the left two places to define a WORD address. HEX 0156 shifted left two places is HEX 0558. Since this is a 24-bit operand instruction, the most significant 6 bits of the Program Counter define the current page. These six bits will be incremented to select the next page. Executing this instruction will cause the Program Counter to be loaded with HEX 30 0400 0558 which is binary:

#### 00000100 0000000 00000101 01011000=NEW PRO-GRAM COUNTER.

INSTRUCTIONS

CALL-LONG

0000 00XX-YYYYYYYYYYYYYYYYYYYYYYYYYYY

Load the Program Counter with the effective WORD address specified. Push the current PC contents onto the RETURN STACK.

OTHER EFFECTS: CARRY or modes, no effect. May 40 SKIP-ALWAYS—Skip any remaining instructions in this cause Return Stack to force an external memory cycle if on-chip Return Stack is full.

BRANCH

#### 0000 01XX-YYYYYYYYYYYYYYYYYYYYYYYYYY

Load the Program Counter with the effective WORD 45 address specified.

**OTHER EFFECTS: NONE** 

**BRANCH-IF-ZERO** 

#### 0000 10XX-YYYYYYYYYYYYYYYYYYYYYYYYYY

Test the TOP value on the Parameter Stack. If the value is 50 SKIP-IF-POSITIVE-If the TOP item of the Parameter equal to zero, load the Program Counter with the effective WORD address specified. If the TOP value is not equal to zero, increment the Program Counter and fetch and execute the next instruction.

**OTHER EFFECTS: NONE** 

LOOP-IF-NOT-DONE

#### 0000 11YY-(XXXX XXXX)-(XXXX XXXX)-(XXXX XXXX

If the LOOP COUNTER is not zero, load the Program Counter with the effective WORD address specified. If the 60 LOOP COUNTER is zero, decrement the LOOP COUNTER, increment the Program Counter and fetch and execute the next instruction.

**OTHER EFFECTS: NONE** 

8-BIT INSTRUCTIONS PHILOSOPHY

Most of the work in the microprocessor 50 is done by the 8-bit instructions. Eight bit instructions are possible with the microprocessor because of the extensive use of implied stack addressing. Many 32-bit architectures use 8-bits to specify the operation to perform but use an additional 24-bits to specify two sources and a destination.

For math and logic operations, the microprocessor 50 exploits the inherent advantage of a stack by designating the source operand(s) as the top stack item and the next stack item. The math or logic operation is performed, the operands are popped from the stack, and the result is pushed back on the stack. The result is a very efficient utilization of instruction bits as well as registers. A comparable situation exists between Hewlett Packard calculators (which use a stack) and Texas Instrument calculators which don't. The identical operation on an HP will require one half to one third the keystrokes of the TI.

The availability of 8-bit instructions also allows another architectural innovation, the fetching of four instructions in a single 32-bit memory cycle. The advantages of fetching multiple instructions are:

Increased execution speed even with slow memories,

Similar performance to the Harvard (separate data and instruction busses) without the expense,

Opportunities to optimize groups of instructions,

The capability to perform loops within this mini-cache. 25 The microloops inside the four instruction group are effective for searches and block moves.

#### SKIP INSTRUCTIONS

The microprocessor 50 fetches instructions in 32-bit chunks called 4-byte instruction groups. These four bytes may contain four 8-bit instructions or some mix of 8-bit and 16 or 24-bit instructions. SKIP instructions in the microprocessor skip any remaining instructions in a 4-byte instruction group and cause a memory fetch to get the next 4-byte instruction group. Conditional SKIPs when combined with 3-byte BRANCHES will create conditional BRANCHES. SKIPs may also be used in situations when no use can be made of the remaining bytes in a 4-instruction group. A SKIP executes in a single cycle, whereas a group of three NOPs would take three cycles.

- 4-byte instruction group. Increment the most significant 30-bits of the Program Counter and proceed to fetch the next 4-byte instruction group.
- SKIP-IF-ZERO-If the TOP item of the Parameter Stack is zero, skip any remaining instructions in the 4-byte instruction group. Increment the most significant 30-bits of the Program Counter and proceed to fetch the next 4-byte instruction group. If the TOP item is not zero, execute the next sequential instruction.
- Stack has a the most significant bit (the sign bit) equal to "0", skip any remaining instructions in the 4-byte instruction group. Increment the most significant 30-bits of the Program Counter and proceed to fetch the next 4-byte instruction group. If the TOP item is not "0", execute the 55 next sequential instruction.
  - SKIP-IF-NO-CARRY—If the CARRY flag from a SHIFT or arithmetic operation is not equal to "1", skip any remaining instructions in the 4-byte instruction group. Increment the most significant 30-bits of the Program Counter and proceed to fetch the next 4-byte instruction group. If the CARRY is equal to "1", execute the next sequential instruction.
  - SKIP-NEVER (NOP) execute the next sequential instruction. (Delay one machine cycle).
  - SKIP-IF-NOT-ZERO-If the TOP item on the Parameter Stack is not equal to "0", skip any remaining instructions

65

Page: 256

5,809,336

Document: 33

in the 4-byte instruction group. Increment the most significant 30-bits of the Program Counter and proceed to fetch the next 4-byte instruction group. If the TOP item is equal "0", execute the next sequential instruction.

SKIP-IF-NEGATIVE-If the TOP item on the Parameter 5 Stack has its most significant bit (sign bit) set to "1", skip any remaining instructions in the 4-byte instruction group. Increment the most significant 30-bits of the Program Counter and proceed to fetch the next 4-byte instruction group. If the TOP item has its most significant bit set to 10 "0", execute the next sequential instruction.

SKIP-IF-CARRY-If the CARRY flag is set to "1" as a result of SHIFT or arithmetic operation, skip any remaining instructions in the 4-byte instruction group. Increment the most significant 30-bits of the Program Counter and 15 proceed to fetch the next 4-byte instruction group. If the CARRY flag is "0", execute the next sequential instruction.

#### MICROLOOPS

Microloops are a unique feature of the microprocessor 20 architecture which allows controlled looping within a 4-byte instruction group. A microloop instruction tests the LOOP COUNTER for "0" and may perform an additional test. If the LOOP COUNTER is not "0" and the test is met, instruction execution continues with the first instruction in 25 the 4-byte instruction group, and the LOOP COUNTER is decremented. A microloop instruction will usually be the last byte in a 4-byte instruction group, but it can be any byte. If the LOOP COUNTER is "0" or the test is not met, instruction execution continues with the next instruction. If the 30 microloop is the last byte in the 4-byte instruction group, the most significant 30-bits of the Program Counter are incremented and the next 4-byte instruction group is fetched from memory. On a termination of the loop on LOOP COUNTER equal to "0", the LOOP COUNTER will remain at "0". 35 Microloops allow short iterative work such as moves and searches to be performed without slowing down to fetch instructions from memory.

#### **EXAMPLE**

| Byte 1<br>FETCH-VIA-X-AUTO-<br>INCREMENT | Byte 2<br>STORE-VIA-Y-AUTOINCREMENT |
|------------------------------------------|-------------------------------------|
| Byte 3                                   | Byte 4                              |
| ULOOP-UNTIL-DONE                         | QQQQQQQQ                            |

This example will perform a block move. To initiate the transfer, X will be loaded with the starting address of the source. Y will be loaded with the starting address of the 50 destination. The LOOP COUNTER will be loaded with the number of 32-bit words to move. The microloop will FETCH and STORE and count down the LOOP COUNTER until it reaches zero. QQQQQQQ indicates any instruction can follow.

#### MICROLOOP INSTRUCTIONS

- ULOOP-UNTIL-DONE-If the LOOP COUNTER is not "0", continue execution with the first instruction in the 4-byte instruction group. Decrement the LOOP COUNTER. If the LOOP COUNTER is "0", continue 60 execution with the next instruction.
- ULOOP-IF-ZERO-If the LOOP COUNTER is not "0" and the TOP item on the Parameter Stack is "0", continue execution with the first instruction in the 4-byte instruction group. Decrement the LOOP COUNTER. If the 65 RETURN-IF-CARRY-CLEAR-If the exponents of the LOOP COUNTER is "0" or the TOP item is "1", continue execution with the next instruction.

- ULOOP-IF-POSITIVE-If the LOOP COUNTER is not "0" and the most significant bit (sign bit) is "0", continue execution with the first instruction in the 4-byte instruction group. Decrement the LOOP COUNTER. If the LOOP COUNTER is "0" or the TOP item is "1", continue execution with the next instruction.
- ULOOP-IF-NOT-CARRY-CLEAR-If the LOOP COUNTER is not "0" and the floating point exponents found in TOP and NEXT are not aligned, continue execution with the first instruction in the 4-byte instruction group. Decrement the LOOP COUNTER. If the LOOP COUNTER is "0" or the exponents are aligned, continue execution with the next instruction. This instruction is specifically designed for combination with special SHIFT instructions to align two floating point numbers.
- ULOOP-NEVER—(DECREMENT-LOOP-COUNTER) Decrement the LOOP COUNTER. Continue execution with the next instruction.
- ULOOP-IF-NOT-ZERO-If the LOOP COUNTER is not "0" and the TOP item of the Parameter Stack is "0", continue execution with the first instruction in the 4-byte instruction group. Decrement the LOOP COUNTER. If the LOOP COUNTER is "0" or the TOP item is "1". continue execution with the next instruction.
- ULOOP-IF-NEGATIVE-If the LOOP COUNTER is not "0" and the most significant bit (sign bit) of the TOP item of the Parameter Stack is "1", continue execution with the first instruction in the 4-byte instruction group. Decrement the LOOP COUNTER. If the LOOP COUNTER is "0" or the most significant bit of the Parameter Stack is "0", continue execution with the next instruction.
- ULOOP-IF-CARRY-SET-If the LOOP COUNTER is not "0" and the exponents of the floating point numbers found in TOP and NEXT are not aligned, continue execution with the first instruction in the 4-byte instruction group. Decrement the LOOP COUNTER. If the LOOP COUNTER is "0" or the exponents are aligned, continue execution with the next instruction.

#### **RETURN FROM SUBROUTINE OR INTERRUPT**

Subroutine calls and interrupt acknowledgements cause a redirection of normal program execution. In both cases, the current Program Counter is pushed onto the Return Stack, so the microprocessor can return to its place in the program after executing the subroutine or interrupt service routine.

NOTE: When a CALL to subroutine or interrupt is acknowledged the Program Counter has already been incremented and is pointing to the 4-byte instruction group following the 4-byte group currently being executed. The instruction decoding logic allows the microprocessor to perform a test and execute a return conditional on the outcome of the test in a single cycle. A RETURN pops an address from the Return Stack and stores it to the Program Counter.

#### **RETURN INSTRUCTIONS**

- 55 RETURN-ALWAYS—Pop the top item from the Return Stack and transfer it to the Program Counter.
  - RETURN-IF-ZERO-If the TOP item on the Parameter Stack is "0", pop the top item from the Return Stack and transfer it to the Program Counter. Otherwise execute the next instruction.
  - RETURN-IF-POSITIVE-If the most significant bit (sign bit) of the TOP item on the Parameter Stack is a "0", pop the top item from the Return Stack and transfer it to the Program Counter. Otherwise execute the next instruction.
  - floating point numbers found in TOP and NEXT are not aligned, pop the top item from the Return Stack and

40

10

15

27

transfer it to the Program Counter. Otherwise execute the next instruction.

RETURN-NEVER (NOP)—Execute the next instruction.

- RETURN-IF-NOT-ZERO—If the TOP item on the Parameter Stack is not "0", pop the top item from the Return 5 Stack and transfer it to the Program Counter. Otherwise execute the next instruction.
- RETURN-IF-NEGATIVE-If the most significant bit (sign bit) of the TOP item on the Parameter Stack is a "1", pop the top item from the Return Stack and transfer it to the Program Counter. Otherwise execute the next instruction.
- RETURN-IF-CARRY-SET-If the exponents of the floating point numbers found in TOP and NEXT are aligned, pop the top item from the Return Stack and transfer it to the Program Counter. Otherwise execute the next instruction. HANDLING MEMORY FROM DYNAMIC RAM

The microprocessor 50, like any RISC type architecture, is optimized to handle as many operations as possible on-chip for maximum speed. External memory operations take from 80 nsec. to 220 nsec. compared with on-chip memory speeds of from 4 nsec. to 30 nsec. There are times 20 when external memory must be accessed.

External memory is accessed using three registers:

- X-REGISTER-A 30-bit memory pointer which can be used for memory access and simultaneously incremented or decremented.
- Y-REGISTER-A 30-bit memory pointer which can be used for memory access and simultaneously incremented or decremented.
- PROGRAM-COUNTER-A 30-bit memory pointer normally used to point to 4-byte instruction groups. Exter- 30 nal memory may be accessed at addresses relative to the PC. The operands are sometimes called "Immediate" or "Literal" in other computers. When used as memory pointer, the PC is also incremented after each operation.

MEMORY LOAD & STORE INSTRUCTIONS

- FETCH-VIA-X-Fetch the 32-bit memory content pointed to by X and push it onto the Parameter Stack. X is unchanged
- FETCH-VIA-Y—Fetch the 32-bit memory content pointed to by X and push it onto the Parameter Stack. Y is <sup>40</sup> unchanged.
- FETCH-VIA-X-AUTOINCREMENT-Fetch the 32-bit memory content pointed to by X and push it onto the Parameter Stack. After fetching, increment the most significant 30 bits of X to point to the next 32-bit word 45 address.
- FETCH-VIA-Y-AUTOINCREMENT-Fetch the 32-bit memory content pointed to by Y and push it onto the Parameter Stack. After fetching, increment the most significant 30 bits of Y to point to the next 32-bit word 50 TIONS: address.
- FETCH-VIA-X-AUTODECREMENT-Fetch the 32-bit memory content pointed to by X and push it onto the Parameter Stack. After fetching, decrement the most significant 30 bits of X to point to the previous 32-bit 55 word address.
- FETCH-VIA-Y-AUTODECREMENT-Fetch the 32-bit memory content pointed to by Y and push it onto the Parameter Stack. After fetching, decrement the most word address.
- STORE-VIA-X-Pop the top item of the Parameter Stack and store it in the memory location pointed to by X. X is unchanged.
- STORE-VIA-Y-Pop the top item of the Parameter Stack 65 and store it in the memory location pointed to by Y. Y is unchanged.

- STORE-VIA-X-AUTOINCREMENT-Pop the top item of the Parameter Stack and store it in the memory location pointed to by X. After storing, increment the most significant 30 bits of X to point to the next 32-bit word address.
- STORE-VIA-Y-AUTOINCREMENT-Pop the top item of the Parameter Stack and store it in the memory location pointed to by Y. After storing, increment the most significant 30 bits of Y to point to the next 32-bit word address.
- STORE-VIA-X-AUTODECREMENT-Pop the top item of the Parameter Stack and store it in the memory location pointed to by X. After storing, decrement the most significant 30 bits of X to point to the previous 32-bit word address.
- STORE-VIA-Y-AUTODECREMENT-Pop the top item of the Parameter Stack and store it in the memory location pointed to by Y. After storing, decrement the most significant 30 bits of Y to point to the previous 32-bit word address.
- FETCH-VIA-PC—Fetch the 32-bit memory content pointed to by the Program Counter and push it onto the Parameter Stack. After fetching, increment the most significant 30 bits of the Program Counter to point to the next 32-bit word address.
- \*NOTE When this instruction executes, the PC is pointing to the memory location following the instruction. The effect is of loading a 32-bit immediate operand. This is an 8-bit instruction and therefore will be combined with other 8-bit instructions in a 4-byte instruction fetch. It is possible to have from one to four FETCH-VIA-PC instructions in a 4-byte instruction fetch. The PC increments after each execution of FETCH-VIA-PC, so it is possible to push four immediate operands on the stack. The four operands would be the found in the four memory locations following the instruction.
- BYTE-FETCH-VIA-X-Fetch the 32-bit memory content pointed to by the most significant 30 bits of X. Using the two least significant bits of X, select one of four bytes from the 32-bit memory fetch, right justify the byte in a 32-bit field and push the selected byte preceded by leading zeros onto the Parameter Stack.

BYTE-STORE-VIA-X—Fetch the 32-bit memory content pointed to by the most significant 30 bits of X. Pop the TOP item from the Parameter Stack. Using the two least significant bits of X place the least significant byte into the 32-bit memory data and write the 32-bit entity back to the location pointed to by the most significant 30 bits of X. OTHER EFFECTS OF MEMORY ACCESS INSTRUC-

Any FETCH instruction will push a value on the Parameter Stack 74. If the on-chip stack is full, the stack will overflow into off-chip memory stack resulting in an additional memory cycle. Any STORE instruction will pop a value from the Parameter Stack 74. If the on-chip stack is empty, a memory cycle will be generated to fetch a value from off-chip memory stack.

HANDLING ON-CHIP VARIABLES

High-level languages often allow the creation of LOCAL significant 30 bits of Y to point to the previous 32-bit 60 VARIABLES. These variables are used by a particular procedure and discarded. In cases of nested procedures, layers of these variables must be maintained. On-chip storage is up to five times faster than off-chip RAM, so a means of keeping local variables on-chip can make operations run faster. The microprocessor 50 provides the capability for both on-chip storage of local variables and nesting of multiple levels of variables through the Return Stack.

5

15

#### 29

The Return Stack 134 is implemented as 16 on-chip RAM locations. The most common use for the Return Stack 134 is storage of return addresses from subroutines and interrupt calls. The microprocessor allows these 16 locations to also be used as addressable registers. The 16 locations may be read and written by two instructions which indicate a Return Stack relative address from 0-15. When high-level procedures are nested, the current procedure variables push the previous procedure variables further down the Return Stack 134. Eventually, the Return Stack will automatically overflow into off-chip RAM.

**ON-CHIP VARIABLE INSTRUCTIONS** 

READ-LOCAL-VARIABLE XXXX-Read the XXXXth location relative to the top of the Return Stack. (XXXX is a binary number from 0000-1111). Push the item read onto the Parameter Stack.

OTHER EFFECTS: If the Parameter Stack is full, the push operation will cause a memory cycle to be generated as one item of the stack is automatically stored to external RAM. The logic which selects the location performs a modulo 16 subtraction. If four local variables have been 20 pushed onto the Return Stack, and an instruction attempts to READ the fifth item, unknown data will be returned.

WRITE-LOCAL-VARIABLE XXXX-Pop the TOP item of the Parameter Stack and write it into the XXXXth location relative to the top of the Return Stack. (XXXX is 25 a binary number from 0000-1111.)

OTHER EFFECTS: If the Parameter Stack is empty, the pop operation will cause a memory cycle to be generated to fetch the Parameter Stack item from external RAM. The logic which selects the location performs a modulo 30 16 subtraction. If four local variables have been pushed onto the Return Stack, and an instruction attempts to WRITE to the fifth item, it is possible to clobber return addresses or wreak other havoc.

REGISTER AND FLIP-FLOP TRANSFER AND PUSH 35 INSTRUCTIONS

- DROP-Pop the TOP item from the Parameter Stack and discard it.
- SWAP-Exchange the data in the TOP Parameter Stack location with the data in the NEXT Parameter Stack 40 location.
- DUP-Duplicate the TOP item on the Parameter Stack and push it onto the Parameter Stack.
- PUSH-LOOP-COUNTER-Push the value in LOOP COUNTER onto the Parameter Stack.
- POP-RSTACK-PUSH-TO-STACK—Pop the top item from the Return Stack and push it onto the Parameter Stack.
- PUSH-X-REG-Push the value in the X Register onto the Parameter Stack.
- eter Stack pointer onto the Parameter Stack.
- PUSH-RSTACK-POINTER-Push the value of the Return Stack pointer onto the Return Stack.
- PUSH-MODE-BITS—Push the value of the MODE REG-ISTER onto the Parameter Stack.
- PUSH-INPUT-Read the 10 dedicated input bits and push the value (right justified and padded with leading zeros) onto the Parameter Stack.
- SET-LOOP-COUNTER-Pop the TOP value from the Parameter Stack and store it into LOOP COUNTER.
- POP-STACK-PUSH-TO-RSTACK-Pop the TOP item from the Parameter Stack and push it onto the Return Stack.
- SET-X-REG-Pop the TOP item from the Parameter Stack and store it into the X Register.
- SET-STACK-POINTER-Pop the TOP item from the Parameter Stack and store it into the Stack Pointer.

SET-RSTACK-POINTER-Pop the TOP item from the Parameter

Stack and store it into the Return Stack Pointer.

SET-MODE-BITS—Pop the TOP value from the Parameter Stack and store it into the MODE BITS.

SET-OUTPUT-Pop the TOP item from the Parameter Stack and output it to the 10 dedicated output bits. OTHER EFFECTS: Instructions which push or pop the

Parameter Stack or Return Stack may cause a memory cycle as the stacks overflow back and forth between on-chip and off-chip memory.

LOADING A SHORT LITERAL

A special case of register transfer instruction is used to push an 8-bit literal onto the Parameter Stack. This instruction requires that the 8-bits to be pushed reside in the last byte of a 4-byte instruction group. The instruction op-code loading the literal may reside in ANY of the other three bytes in the instruction group.

#### EXAMPLE

| BYTE 1<br>LOAD-SHORT-LITERAL<br>BYTE 4<br>00001111 | BYTE 2<br>QQQQQQQQQ | BYTE 3<br>QQQQQQQQQ |
|----------------------------------------------------|---------------------|---------------------|
|----------------------------------------------------|---------------------|---------------------|

In this example, QQQQQQQ indicates any other 8-bit instruction. When Byte 1 is executed, binary 00001111(HEX 0f) from Byte 4 will be pushed (right justified and padded by leading zeros) onto the Parameter Stack. Then the instructions in Byte 2 and Byte 3 will execute. The microprocessor instruction decoder knows not to execute Byte 4. It is possible to push three identical 8-bit values as follows:

| AL |
|----|
|    |
|    |
|    |
|    |

LOAD-SHORT-LITERAL—Push the 8-bit value found in Byte 4 of the current 4-byte instruction group onto the Parameter Stack.

#### LOGIC INSTRUCTIONS

45

55

60

65

Logical and math operations used the stack for the source of one or two operands and as the destination for results. The stack organization is a particularly convenient arrangement PUSH-STACK-POINTER-Push the value of the Param- 50 for evaluating expressions. TOP indicates the top value on the Parameter Stack 74. NEXT indicates the next to top value on the Parameter Stack 74.

- AND-Pop TOP and NEXT from the Parameter Stack, perform the logical AND operation on these two operands, and push the result onto the Parameter Stack.
- OR-Pop TOP and NEXT from the Parameter Stack, perform the logical OR operation on these two operands, and push the result onto the Parameter Stack.
- XOR-Pop TOP and NEXT from the Parameter Stack, perform the logical exclusive OR on these two operands, and push the result onto the Parameter Stack.
- BIT-CLEAR-Pop TOP and NEXT from the Parameter Stack, toggle all bits in NEXT, perform the logical AND operation on TOP, and push the result onto the Parameter Stack. (Another way of understanding this instruction is thinking of it as clearing all bits in TOP that are set in NEXT.)

Document: 33 Page: 259

5,809,336

MATH INSTRUCTIONS

Math instruction pop the TOP item and NEXT to top item of the Parameter Stack 74 to use as the operands. The results are pushed back on the Parameter Stack. The CARRY flag is used to latch the "33rd bit" of the ALU result.

31

- ADD-Pop the TOP item and NEXT to top item from the Parameter Stack, add the values together and push the result back on the Parameter Stack. The CARRY flag may be changed.
- ADD-WITH-CARRY—Pop the TOP item and the NEXT to top item from the Parameter Stack, add the values together. If the CARRY flag is "1" increment the result. Push the ultimate result back on the Parameter Stack. The CARRY flag may be changed.
- ADD-X-Pop the TOP item from the Parameter Stack and read the third item from the top of the Parameter Stack. Add the values together and push the result back on the Parameter Stack. The CARRY flag may be changed.
- SUB—Pop the TOP item and NEXT to top item from the Parameter Stack, Subtract NEXT from TOP and push the result back on the Parameter Stack. The CARRY flag may 20 be changed.
- SUB-WITH-CARRY-Pop the TOP item and NEXT to top item from the Parameter Stack. Subtract NEXT from TOP. If the CARRY flag is "1" increment the result. Push the ultimate result back on the Parameter Stack. The CARRY 25 flag may be changed.

SUB-X-

SIGNED-MULT-STEP-

UNSIGNED-MULT-STEP-

SIGNED-FAST-MULT-

FAST-MULT-STEP-

UNSIGNED-DIV-STEP-

GENERATE-POLYNOMIAL-

ROUND-

- COMPARE—Pop the TOP item and NEXT to top item from 35 the Parameter Stack. Subtract NEXT from TOP. If the result has the most significant bit equal to "0" (the result is positive), push the result onto the Parameter Stack. If the result has the most significant bit equal to "1" (the result is negative), push the old value of TOP onto the 40 Parameter Stack. The CARRY flag may be affected. SHIFT/ROTATE
- SHIFT-LEFT-Shift the TOP Parameter Stack item left one bit. The CARRY flag is shifted into the least significant bit of TOP
- SHIFT-RIGHT—Shift the TOP Parameter Stack item right one bit. The least significant bit of TOP is shifted into the CARRY flag. Zero is shifted into the most significant bit of TOP.
- DOUBLE-SHIFT-LEFT-Treating the TOP item of the 50 Parameter Stack as the most significant word of a 64-bit number and the NEXT stack item as the least significant word, shift the combined 64-bit entity left one bit. The CARRY flag is shifted into the least significant bit of NEXT. 55
- DOUBLE-SHIFT-RIGHT-Treating the TOP item of the Parameter Stack as the most significant word of a 64-bit number and the NEXT stack item as the least significant word, shift the combined 64-bit entity right one bit. The least significant bit of NEXT is shifted into the CARRY 60 flag. Zero is shifted into the most significant bit of TOP. OTHER INSTRUCTIONS
- FLUSH-STACK-Empty all on-chip Parameter Stack locations into off-chip RAM. (This instruction is useful for multitasking applications). This instruction accesses a 65 counter which holds the depth of the on-chip stack and can require from none to 16 external memory cycles.

32

FLUSH-RSTACK-Empty all on-chip Return Stack locations into off-chip RAM. (This instruction is useful for multitasking applications). This instruction accesses a counter which holds the depth of the on-chip Return Stack and can require from none to 16 external memory cycles.

It should further be apparent to those skilled in the art that various changes in form and details of the invention as shown and described may be made. It is intended that such changes be included within the spirit and scope of the claims 10 appended hereto.

What is claimed is:

1. A microprocessor system, comprising a single integrated circuit including a central processing unit and an entire ring oscillator variable speed system clock in said 15 single integrated circuit and connected to said central processing unit for clocking said central processing unit, said central processing unit and said ring oscillator variable speed system clock each including a plurality of electronic devices correspondingly constructed of the same process technology with corresponding manufacturing variations, a processing frequency capability of said central processing unit and a speed of said ring oscillator variable speed system clock varying together due to said manufacturing variations and due to at least operating voltage and temperature of said single integrated circuit; an on-chip input/output interface connected to exchange coupling control signals, addresses and data with said central processing unit; and a second clock independent of said ring oscillator variable speed system clock connected to said input/output interface.

30 2. The microprocessor system of claim 1 in which said second clock is a fixed frequency clock.

3. In a microprocessor integrated circuit, a method for clocking the microprocessor within the integrated circuit, comprising the steps of:

- providing an entire ring oscillator system clock constructed of electronic devices within the integrated circuit, said electronic devices having operating characteristics which will, because said entire ring oscillator system clock and said microprocessor are located within the same integrated circuit, vary together with operating characteristics of electronic devices included within the microprocessor;
- using the ring oscillator system clock for clocking the microprocessor, said microprocessor operating at a variable processing frequency dependent upon a variable speed of said ring oscillator system clock;
- providing an on chip input/output interface for the microprocessor integrated circuit; and
- clocking the input/output interface with a second clock independent of the ring oscillator system clock.

4. The method of claim 3 in which the second clock is a fixed frequency clock.

5. The method of claim 3 further including the step of:

- transferring information to and from said microprocessor in synchrony with said ring oscillator system clock.
- 6. A microprocessor system comprising:
- a central processing unit disposed upon an integrated circuit substrate, said central processing unit operating at a processing frequency and being constructed of a first plurality of electronic devices;
- an entire oscillator disposed upon said integrated circuit substrate and connected to said central processing unit, said oscillator clocking said central processing unit at a clock rate and being constructed of a second plurality of electronic devices, thus varying the processing frequency of said first plurality of electronic devices and

45

Case: 14-1076 Document: 33

33 Page: 260

#### 5,809,336

#### 33

the clock rate of said second plurality of electronic devices in the same way as a function of parameter variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, thereby enabling said processing frequency 5 to track said clock rate in response to said parameter variation;

- an on-chip input/output interface, connected between said said central processing unit and an external memory bus, for facilitating exchanging coupling control <sup>10</sup> signals, addresses and data with said central processing unit; and
- an external clock, independent of said oscillator, connected to said input/output interface wherein said external clock is operative at a frequency independent of a <sup>15</sup> clock frequency of said oscillator.

7. The microprocessor system of claim 6 wherein said one or more operational parameters include operating temperature of said substrate or operating voltage of said substrate.

**8**. The microprocessor system of claim **6** wherein said <sup>20</sup> external clock comprises a fixed-frequency clock which operates synchronously relative to said oscillator.

9. The microprocessor system of claim 6 wherein said oscillator comprises a ring oscillator.

**10**. In a microprocessor system including a central pro-<sup>25</sup> cessing unit, a method for clocking said central processing unit comprising the steps of:

providing said central processing unit upon an integrated circuit substrate, said central processing unit being 34

constructed of a first plurality of transistors and being operative at a processing frequency;

- providing an entire variable speed clock disposed upon said integrated circuit substrate, said variable speed clock being constructed of a second plurality of transistors;
- clocking said central processing unit at a clock rate using said variable speed clock with said central processing unit being clocked by said variable speed clock at a variable frequency dependent upon variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, said processing frequency and said clock rate varying in the same way relative to said variation in said one or more fabrication or operational parameters associated with said integrated circuit substrate;
- connecting an on chip input/output interface between said central processing unit and an external memory bus, and exchanging coupling control signals, addresses and data between said input/output interface and said central processing unit; and
- clocking said input/output interface using an external clock wherein said external clock is operative at a frequency independent of a clock frequency of said oscillator.

\* \* \* \* \*

## Case: 14-1076 Document: 33 Page: 261 Filed: 06/27/2014 UNITED STATES PATENT AND TRADEMARK OFFICE CERTIFICATE OF CORRECTION

 PATENT NO.
 : 5,809,336

 APPLICATION NO.
 : 08/484918

 DATED
 : September 15, 1998

 INVENTOR(S)
 : Moore et al.

Page 1 of 1

It is certified that error appears in the above-identified patent and that said Letters Patent is hereby corrected as shown below:

Column 34,

Line 25, delete "oscillator" and insert --variable speed clock--.

Signed and Sealed this

Twenty-second Day of May, 2007

JON W. DUDAS Director of the United States Patent and Trademark Office

A0264

Case: 14-1076 De



(12) EX PARTE REEXAMINATION CERTIFICATE (7235th)

**United States Patent** 

#### Moore et al.

#### (54) HIGH PERFORMANCE MICROPROCESSOR HAVING VARIABLE SPEED SYSTEM CLOCK

- (75) Inventors: Charles H. Moore, Woodside, CA (US); Russell H. Fish, III, Mt. View, CA (US)
- (73) Assignee: **Patriot Scientific Corporation**, San Diego, CA (US)

#### **Reexamination Request:**

No. 90/008,306, Oct. 19, 2006 No. 90/008,237, Nov. 17, 2006 No. 90/008,474, Jan. 30, 2007

#### **Reexamination Certificate for:**

| Patent No.: | 5,809,336     |
|-------------|---------------|
| lssued:     | Sep. 15, 1998 |
| Appl. No.:  | 08/484,918    |
| Filed:      | Jun. 7, 1995  |

Certificate of Correction issued May 22, 2007.

#### **Related U.S. Application Data**

- (62) Division of application No. 07/389,334, filed on Aug. 3, 1989, now Pat. No. 5,440,749.
- (51) Int. Cl. G06F 7/76 (2006.01)G06F 7/48 (2006.01)G06F 12/08 (2006.01)G06F 7/78 (2006.01)G06F 9/30 (2006.01)G06F 9/32 (2006.01)G06F 15/76 (2006.01)G06F 15/78 (2006.01)G06F 7/52 (2006.01)G06F 9/38 (2006.01)G06F 7/58 (2006.01)
- (58) **Field of Classification Search** ...... None See application file for complete search history.

(10) Number: US 5,809,336 C1

(45) Certificate Issued: Dec. 15, 2009

#### (56) **References Cited**

#### U.S. PATENT DOCUMENTS

| 3,603,934              |           |         | Heath, Jr. et al.       |
|------------------------|-----------|---------|-------------------------|
| 3,696,414<br>3,849,765 |           |         | Allen et al.<br>Hamano  |
| 3,878,513              | Α         |         | Werner                  |
| 3,919,695<br>3,924,245 |           |         | Gooding<br>Eaton et al. |
| 5,724,245              | <b>LY</b> | 14/19/5 | Laton et al.            |

(Continued)

#### FOREIGN PATENT DOCUMENTS

| EP | 0 200 797 Al | 11/1986 |
|----|--------------|---------|
| EP | 0 208 287    | 1/1987  |
| EP | 113 516 B1   | 6/1988  |

(Continued)

#### OTHER PUBLICATIONS

Memorandum Opinion and Order filed Jun. 15, 2007 in 2:05–CV–494 (TJW).

Plaintiffs Technology Property Limited's and Patriot Scientific Corporation's Claim Construction Brief filed Mar. 19, 2007 in 2:05–CV–494 (TJW).

(Continued)

Primary Examiner—Sam Rimell

#### (57) **ABSTRACT**

A high performance, low cost microprocessor system having a variable speed system clock is disclosed herein. The microprocessor system includes an integrated circuit having a central processing unit and a ring oscillator variable speed system clock for clocking the microprocessor. The central processing unit and ring oscillator variable speed system clock each include a plurality of electronic devices of like type, which allows the central processing unit to operate at a variable processing frequency dependent upon a variable speed of the ring oscillator variable speed system clock. The microprocessor system may also include an input/output interface connected to exchange coupling control signals, address and data with the central processing unit. The input/ output interface is independently clocked by a second clock connected thereto.



# US 5,809,336 C1 Page 2

#### U.S. PATENT DOCUMENTS

|                        | 0.5.1  | . ALLINI          | Decements                  |
|------------------------|--------|-------------------|----------------------------|
| 3,967,104              | Α      | 6/1976            | Brantingham et al.         |
| 3,968,501              | Α      | 7/1976            | Gilbert                    |
| 3,976,977              | Α      | 8/1976            | Porter et al.              |
| 3,980,993              | Α      | 9/1976            | Bredart et al.             |
| 4,003,028              | А      | 1/1977            | Bennett et al.             |
| 4,003,033              | Α      | 1/1977            | O'Keefe et al.             |
| 4,037,090              | Α      | 7/1977            | Raymond, Jr.               |
| 4,042,972              | Α      | 8/1977            | Gruner et al.              |
| 4,050,058              | Α      | 9/1977            | Garlic                     |
| 4,050,096              | Α      | 9/1977            | Bennett et al.             |
| 4,067,058              | Α      | 1/1978            | Brandstaetter et al.       |
| 4,067,059              | Α      | 1/1978            | Derchak                    |
| 4,075,691              | Α      | 2/1978            | Davis et al.               |
| 4,079,455              | Α      | 3/1978            | Ozga                       |
| 4,107,773              | Α      | 8/1978            | Gilbreath et al.           |
| 4,110,822              | Α      | 8/1978            | Porter et al.              |
| 4,112,490              | Α      | 9/1978            | Pohlman et al.             |
| 4,125,871              | Α      | 11/1978           | Martin                     |
| 4,128,873              | Α      | 12/1978           | Lamiaux                    |
| 4,144,562              | Α      | 3/1979            | Cooper                     |
| 4,217,637              | Α      | 8/1980            | Faulkner et al.            |
| 4,223,380              | Α      | 9/1980            | Antonaccio et al.          |
| 4,223,880              | Α      | 9/1980            | Brems                      |
| 4,224,676              | Α      | 9/1980            | Appelt                     |
| 4,236,152              | Α      | 11/1980           | Masuzawa et al.            |
| 4,242,735              | Α      | 12/1980           | Sexton                     |
| 4,253,785              | Α      | 3/1981            | Bronstein                  |
| 4,255,785              | Α      | 3/1981            | Chamberlin                 |
| 4,292,668              | Α      | 9/1981            | Miller et al.              |
| 4,295,193              | Α      | 10/1981           | Pomerene                   |
| 4,305,045              | Α      | 12/1981           | Metz et al.                |
| 4,315,305              | А      | 2/1982            | Siemon                     |
| 4,315,308              | А      | 2/1982            | Jackson                    |
| 4,317,227              | Α      | 2/1982            | Skerlos                    |
| 4,320,467              | Α      | 3/1982            | Glass                      |
| 4,321,706              | Α      | 3/1982            | Craft                      |
| 4,328,557              | Α      | 5/1982            | Gastinel                   |
| 4,334,268              | Α      | 6/1982            | Boney et al.               |
| 4,335,447              | А      | 6/1982            | Jerrim                     |
| 4,338,675              | Α      | 7/1982            | Palmer et al.              |
| 4,348,720              | Α      | 9/1982            | Blahut et al.              |
| 4,348,743              | A      | 9/1982            | Dozier                     |
| 4,354,228              | A      | 10/1982           | Moore et al.               |
| 4,358,728              | A      | 11/1982           | Hashimoto                  |
| 4,361,869              | A      | 11/1982           | Johnson et al.             |
| 4,364,112              | A      | 12/1982           | Onodera et al.             |
| 4,376,977              | A      | 3/1983            | Bruinshorst                |
| 4,382,279              | A      | 5/1983            | Ugon                       |
| 4,390,946              | A      | 6/1983            | Lane                       |
| 4,396,979              | A      | 8/1983            | Mor et al.                 |
| 4,398,263              | A      | 8/1983            | Ito<br>Dubl at al          |
| 4,398,265              | A<br>A | 8/1983            | Puhl et al.<br>Guttag      |
| 4,402,042<br>4,403,303 |        | 8/1983            | ~                          |
| 4,403,303              | A<br>A | 9/1983            | Howes et al.<br>Mor et al. |
| 4,412,283              | A      | 10/1983<br>1/1984 | Bedard et al.              |
| 4,449,201              | A      | 5/1984            | Clark                      |
| 4,450,519              | A      | 5/1984            | Guttag et al.              |
| 4,462,073              | A      | 7/1984            | Grondalski                 |
| 4,463,421              | A      | 7/1984            | Laws                       |
| 4,467,810              | A      | 8/1984            | Vollmann                   |
| 4,471,426              | A      | 9/1984            | McDonough                  |
| 4,472,789              | A      | 9/1984            | Sibley                     |
| 4,488,217              | A      | 12/1984           | Binder et al.              |
| 4,494,021              | A      | 1/1985            | Bell et al.                |
| 4,509,115              | Ā      | 4/1985            | Manton et al.              |
| 4,538,239              | A      | 8/1985            | Magar                      |
| 4,539,655              | A      | 9/1985            | Trussell et al.            |
| 4,541,045              | A      | 9/1985            | Kromer, III                |
| 4,541,111              | A      | 9/1985            | Takashima et al.           |
| .,,                    |        |                   |                            |

| 4,553,201 A                | 11/1985          | Pollack et al.                     |
|----------------------------|------------------|------------------------------------|
| 4,556,063 A                | 12/1985          | Thompson et al.                    |
| 4,562,537 A                | 12/1985          | Barnett et al.                     |
| 4,566,063 A                | 1/1986           | Zolnowsky                          |
| 4,577,282 A                | 3/1986           | Caudel et al.                      |
| 4,607,332 A                | 8/1986           | Goldberg                           |
| 4,616,338 A                | 10/1986          | Helen et al.                       |
| 4,626,798 A                | 12/1986          | Fried                              |
| 4,626,985 A                | 12/1986          | Briggs                             |
| 4,626,988 A                | 12/1986          | George                             |
| 4,627,082 A                | 12/1986          | Pelgrom et al.                     |
| 4,630,195 A                | 12/1986          | Hester et al.                      |
| 4,630,934 A                | 12/1986          | Arber                              |
| 4,641,246 A                | 2/1987           | Halbert et al.                     |
| 4,649,471 A                | 3/1987           | Briggs et al.                      |
| 4,660,155 A                | 4/1987           | Thaden et al.                      |
| 4,660,180 A                | 4/1987           | Tanimura et al.                    |
| 4,665,495 A                | 5/1987           | Thaden                             |
| 4,670,837 A                | 6/1987           | Sheets                             |
| 4,679,166 A<br>4,680,698 A | 7/1987<br>7/1987 | Berger et al.                      |
| 4,680,698 A<br>4,689,581 A | 8/1987           | Edwards et al.<br>Talbot           |
| 4,691,124 A                | 9/1987           | Ledzius et al.                     |
| 4,698,750 A                | 10/1987          | Wilkie et al.                      |
| 4,701,884 A                | 10/1987          | Aoki et al.                        |
| 4,704,678 A                | 11/1987          | May                                |
| 4,708,490 A                | 11/1987          | Arber                              |
| 4,709,329 A                | 11/1987          | Hecker                             |
| 4,710,648 A                | 12/1987          | Hanamura et al.                    |
| 4,713,749 A                | 12/1987          | Magar et al.                       |
| 4,714,994 A                | 12/1987          | Oklobdzija                         |
| 4,720,812 A                | 1/1988           | Kao et al.                         |
| 4,724,517 A                | 2/1988           | May                                |
| 4,739,475 A                | 4/1988           | Mensch, Jr.                        |
| 4,750,111 A                | 6/1988           | Crosby, Jr. et al.                 |
| 4,758,948 A                | 7/1988           | May et al.                         |
| 4,760,521 A                | 7/1988           | Rehwald et al.                     |
| 4,761,763 A                | 8/1988           | Hicks                              |
| 4,763,297 A                | 8/1988           | Uhlenhoff                          |
| 4,766,567 A<br>4,772,888 A | 8/1988<br>9/1988 | Kato<br>Kimura                     |
| 4,777,591 A                | 10/1988          | Chang et al.                       |
| 4,780,814 A                | 10/1988          | Havek                              |
| 4,783,734 A                | 11/1988          | May et al.                         |
| 4,787,032 A                | 11/1988          | Culley                             |
| 4,794,526 A                | 12/1988          | May et al.                         |
| 4,797,850 A                | 1/1989           | Amitai                             |
| 4,803,621 A                | 2/1989           | Kelly                              |
| 4,805,091 A                | 2/1989           | Thiel et al.                       |
| 4,809,169 A                | 2/1989           | Sfarti et al.                      |
| 4,809,269 A                | 2/1989           | Gulick                             |
| 4,811,208 A                | 3/1989           | Myers et al.                       |
| 4,816,989 A                | 3/1989           | Finn et al.                        |
| 4,816,996 A                | 3/1989           | Hill et al.                        |
| 4,819,151 A                | 4/1989           | May                                |
| 4,833,599 A                | 5/1989           | Colwell et al.                     |
| 4,835,738 A<br>4,837,563 A | 5/1989           | Niehaus et al.<br>Mansfield et al. |
| 4,837,682 A                | 6/1989<br>6/1989 | Culler                             |
| 4,853,841 A                | 8/1989           | Richter                            |
| 4,860,198 A                | 8/1989           | Takenaka                           |
| 4,868,735 A                | 9/1989           | Moller et al.                      |
| 4,870,562 A                | 9/1989           | Kimoto et al.                      |
| 4,872,003 A                | 10/1989          | Yoshida                            |
| 4,882,710 A                | 11/1989          | Hashimoto et al.                   |
| 4,890,225 A                | 12/1989          | Ellis, Jr. et al.                  |
| 4,899,275 A                | 2/1990           | Sachs et al.                       |
| 4,907,225 A                | 3/1990           | Gulick et al.                      |
| 4,910,703 A                | 3/1990           | Ikeda et al.                       |
| 4,912,632 A                | 3/1990           | Gach et al.                        |
| 4,914,578 A                | 4/1990           | MacGregor et al.                   |
|                            |                  |                                    |

Page 3

| 4,926,323 A                | 5/1990            | Baror et al.                     |
|----------------------------|-------------------|----------------------------------|
| 4,931,748 A                | 6/1990            | McDermott et al.                 |
| 4,931,986 A                | 6/1990            | Daniel et al.                    |
| 4,933,835 A                | 6/1990            | Sachs                            |
| 4,942,553 A                | 7/1990            | Dalrymple et al.                 |
| 4,956,811 A                | 9/1990            | Kajigaya et al.                  |
| 4,959,782 A                | 9/1990            | Tulpule et al.                   |
| 4,967,326 A                | 10/1990           | May                              |
| 4,967,352 A                | 10/1990           | Keida et al.                     |
| 4,967,398 A                | 10/1990           | Jamoua et al.                    |
| 4,974,157 A                | 11/1990           | Winfield et al.                  |
| 4,979,102 A                | 12/1990           | Tokuume                          |
| 4,980,821 A                | 12/1990           | Koopman et al.                   |
| 4,988,892 A                | 1/1991            | Needle                           |
| 4,989,113 A                | 1/1991            | Asal                             |
| 4,989,133 A                | 1/1991            | May et al.                       |
| 4,989,135 A                | 1/1991            | Miki                             |
| 4,990,847 A                | 2/1991            | Ishimaru et al.                  |
| 5,008,816 A                | 4/1991            | Fogg, Jr. et al.                 |
| 5,013,985 A                | 5/1991            | Itoh et al.                      |
| 5,021,991 A                | 6/1991            | MacGregor et al.                 |
| 5,022,395 A                | 6/1991            | Russie                           |
| 5,023,689 A<br>5.031.092 A | 6/1991<br>7/1991  | Sugawara<br>Edwards et al.       |
| - , ,                      |                   |                                  |
| 5,036,300 A<br>5.036,460 A | 7/1991            | Nicolai<br>Takahira et al.       |
| , ,                        | 7/1991<br>9/1991  | Kinter et al.                    |
| 5,047,921 A<br>5,053,952 A | 10/1991           | Koopman, Jr. et al.              |
| 5,068,781 A                | 11/1991           | Gillett, Jr. et al.              |
| 5,070,451 A                | 12/1991           | Moore et al.                     |
| 5,081,574 A                | 1/1992            | Larsen et al.                    |
| 5,091,846 A                | 2/1992            | Sachs et al.                     |
| 5,097,437 A                | 3/1992            | Larson et al.                    |
| 5,103,499 A                | 4/1992            | Miner et al.                     |
| 5,109,495 A                | 4/1992            | Fite et al.                      |
| 5,121,502 A                | 6/1992            | Rau et al.                       |
| 5,127,091 A                | 6/1992            | Boufarah et al.                  |
| 5,127,092 A                | 6/1992            | Gupta et al.                     |
| 5,134,701 A                | 7/1992            | Mueller et al.                   |
| 5,146,592 A                | 9/1992            | Pfeiffer et al.                  |
| 5,148,385 A                | 9/1992            | Frazier                          |
| 5,157,772 A                | 10/1992           | Watanabe                         |
| 5,179,689 A                | 1/1993            | Leach et al.                     |
| 5,179,734 A                | 1/1993            | Candy et al.                     |
| 5,226,147 A                | 7/1993            | Fujishima et al.                 |
| 5,237,699 A                | 8/1993            | Little et al.                    |
| 5,239,631 A                | 8/1993            | Boury et al.                     |
| 5,241,636 A                | 8/1993            | Kohn                             |
| 5,261,057 A                | 11/1993           | Coyle et al.                     |
| 5,261,082 A                | 11/1993           | Ito et al.                       |
| 5,261,109 A                | 11/1993           | Cadambi et al.                   |
| 5,325,513 A                | 6/1994            | Tanaka et al.                    |
| 5,339,448 A<br>5,353,417 A | 8/1994<br>10/1994 | Tanaka et al.                    |
| 5,353,417 A<br>5,353,427 A | 10/1994           | Fuoco et al.<br>Fujishima et al. |
| 5,379,438 A                | 1/1994            | Bell et al.                      |
| 5,410,654 A                | 4/1995            | Foster et al.                    |
| 5,410,682 A                | 4/1995            | Sites et al.                     |
| 5,414,862 A                | 5/1995            | Suzuki et al.                    |
| 5,421,000 A                | 5/1995            | Fortino et al.                   |
| 5,440,749 A                | 8/1995            | Moore et al.                     |
| 5,459,846 A                | 10/1995           | Hyatt                            |
| 5,511,209 A                | 4/1996            | Mensch, Jr.                      |
| 5,530,890 A                | 6/1996            | Moore et al.                     |
| 5,537,565 A                | 7/1996            | Hyatt<br>Mooro et al             |
| 5,604,915 A<br>5,659,703 A | 2/1997<br>8/1997  | Moore et al.<br>Moore et al.     |
| 5,784,584 A                | 7/1998            | Moore et al.                     |
| 6,598,148 B1               | 7/2003            | Moore et al.                     |
| -,,                        | 2005              |                                  |

#### FOREIGN PATENT DOCUMENTS

| EP | 0288649     | 11/1988 |
|----|-------------|---------|
| JP | 58-25710 A  | 2/1983  |
| JP | 61-127228 A | 6/1984  |
| JP | 61-138356 A | 6/1986  |
| JP | 62-145413   | 6/1987  |
| JP | 05-189383   | 7/1998  |

#### OTHER PUBLICATIONS

Defendants' Brief Regarding Construction of Disputed Claim Terms of the 336 and 148 Patents filed Apr. 2, 2007 in 2:05–CV–494 (TJW).

Defendants' Brief Regarding Construction of Disputed Claim Terms of the 584 Patent filed Apr. 2, 2007 in 2:05–CV–494 (TJW).

Plaintiffs' Claim Construction Reply Brief filed Apr. 9, 2007 in 2:05–CV–494 (TJW).

Defendants' Unopposed Motion for Leave to File a Sur–Reply Brief Regarding Claim Construction filed Apr. 19, 2007 in 2:05–CV–494 (TJW).

Defendants' Sur–Reply Brief Regarding Construction of Disputed Claim Terms of the 336 Patent filed Apr. 29, 2007 in 2:05–CV–494 (TJW).

Declaration of Roger L. Cook in Support of Plaintiffs Technology Property Limited's and Patriot Scientific Corporations's Claim Construction Brief filed Mar. 19, 2007 in 2:05–CV–00494 (TJW).

Supplemental Declaration of Roger L. Cook in Support of Plaintiffs Technology Property Limited's and Patriot Scientific Corporations's Claim Construction Brief filed Apr. 9, 2007 in 2:05–CV–00494 (TJW).

Declaration of David J. Lender filed Apr. 2, 2007 in 2:05-CV-00494 (TJW).

Supplemental Declaration of Alvin M. Despain in Support of Plaintiffs' Reply Claim Construction Brief filed Apr. 9, 2007 in 2:05–CV–0049 (TJW).

Declaration of Alvin M. Despain in Support of Plaintiffs' Claim Construction Brief filed Mar. 19, 2007 in 2:05–CV–00494 (TJW).

Nakamura et al., "Microprocessors—Special Purpose," 1987 IEEE International Solid–State Circuits Conference, Feb. 26, 1987.

Transputer Reference Manual, INMOS Limited 1988.

Horwitz et al., "A 20–MIPS Peak, 32–bit Microprocessor with On–Chip Cache," *IEEE Journal of Solid State Circuits*, SC–22(5):790–799 (Oct. 1987).

Submicron Systems Architecture Project, Caltech Computer Science Technical Report, Nov. 1, 1991.

Stevens, C. W., "The Transputer," *IEEE*, pp. 292–300 (1985).

Bosshart et al., "A 533K–Transistor LISP Processor Chip", *IEEE Journal of Solid State Circuits*, SC–22(5): 808–819 (Oct. 1987).

Jguppi et al., "A 20 Mips Sustained 32b CMOS with 64b Data Bus," *IEEE Int'l Solid State Circuits Conf.*, pp. 84–86 (1989).

May, D., "The Influence of VLSI Technology on Computer Architecture," pp. 247–256.

"Motorola MC68HC11A8 HCMOS Single–Chip Microcomputer," table of contents and introduction (1985).

"Motorola MC146805H2, advance information," pp. 1–12.

"MC68332 32–Bit Microcontroller System Integration User's Manual Preliminary Edition, Revision 0.8," (1989). The Ring Oscillator VCO Schematic.

Page 4

"INMOS T800 Transputer Data Sheet," (Apr. 1987).

"INMOS T414 Transputer Preliminary Data Sheet," (Feb. 1987)

"INMOS T212 Transputer Preliminary Data Sheet," (Aug. 1987).

"INMOS M212 Disk Processor Product Overview," (Oct. 1987).

Budinich et al., eds. International Conference on the Impact of Digital Microelectronics & Microprocessors on Particle Physics, pp. 204-213 (1988).

INMOS Presentation given at Jun. 15, 1988 Workshop on Computer Architecture.

Moore, P., "INMOS Technical Note 15: IMS B005 Design of a Disk Controller board with drives," Dec. 3, 1986.

Matthys R. J., Crystal Oscillator Circuits, pp. 25-64 (1983). Elliot et al., eds. Scientific Applications of Multiprocessors Prentice Hall (1988).

Transputer Reference Manual, Cover page, Introduction and pp. 73and 96, 1NMOS Limited (1988).

"INMOS IMS T414 Transputer," (Jun. 1987).

"INMOS IMS T414 Engineering Data," pp. 107–163. "INMOS Engineering Data, 1MS T414M Transputer, Extended Temperature," (Aug. 1987).

"SM550 High Speed CMOS 4-bit Microcomputer SM-550 Series," (1982) document in Japanese.

"MC88100 RISC Microprocessor User's Manual," Motorola (1989).

Mead et al., eds., Introduction of VLSI Systems, Addison Wesley Publishers, (1980).

Moelands, A. P. M., "Serial I/O with the MA B8400 series microcomputers," Electronic Components and Applications, 3(1):38-46 (1980).

Stanley, R. C., "Microprocessors in brief," IBM J. Res. Develop., 29(2):110-118 (Mar. 1985).

"MC68332 User's Manual," Motorola (1995).

"TMS370 Microcontroller Family User's Guide," Texas Instruments (1996).

"INMOS Preliminary Data IMS T800 transputer," (Apr. 1987)

"INMOS Engineering Data IMS T212 transputer Preliminary," (Aug. 1987).

"INMOS Product Overview IMS M212 disc processor," (Oct. 1987).

"MN18882 LS1 User's Manual," (document in Japanese).

"MN1880 (MN18882) Instruction Manual," (document in Japanese).

"MN188166 User's Manual," (document in Japanese).

Paker, Y., Multi-Processor Systems, pp. 1-23 (1983).

"HP Sacajawea External Reference Specification Preliminary Version 1.1," (Jan. 14, 1987).

"Data sheet MOS Integrated Circuit uPD75008," NEC (1989).

Product Brochure by Motorola for MC146805H2.

Shyam, M., "Hardware External Reference Specification for Enhanced Champion/Paladin," Revision of Nov. 11, 1986.

Fish deposition transcript, vols. 1 and 2, held Jun. 25, 2007 and Jun. 26, 2007 in case No. 2-05CV-494 (TJW).

Exhibit 4 to Fish deposition of Jun. 25-26, 2007 in case No. 2-05CV-494 (TJW); memo of Sep. 12, 1992 Fish to Higgins re: ShBoom Patents.

Exhibit 5 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); letter of Sep. 11, 1992 Higgins to Falk re: patent application for High Performance Low Cost Microprocessor.

Exhibit 6 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); letter of Sep. 30, 1992 Higgins to Falk re: patent application for High Performance Low Cost Microprocessor.

Exhibit 8 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Mostek 1981 3870/F8 Microcomputer Data Book (1981).

Exhibit 9 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); "IC Master 1980", pp. 2016-2040, published by Fairchild (1980).

Exhibit 10 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); letter of May 12, 1992, Fish to Higgens.

Exhibit 12 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Agreement executed Jan. 3, 1989 between PTA Inc. and Chuck Moore, dba Computer Cowbovs.

Exhibit 13 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Oki japan MSH-Boom 96000 Schematic (Jul. 13, 1989).

Exhibit 14 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Assignment of U.S. Appl. No. 07/389, 334 from Fish to Fish Family Trust.

Exhibit 15 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Stock Purchase and Technology Transfer Agreement between Fish Family Trust, Helmut Falk, and Nanotronics Corporation (Aug. 16, 1991).

Exhibit 16 to Fish deposition of Jun. 25-26, 2007 in case No. 2-05CV-494 (TJW); fax of Jul. 16, 2004Mmarshall to Suanders and Heptig w/ attached Jul. 15, 2004 memo from Beatie re: Fish and Moore.

Exhibit 17 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Fax of Jul. 29, 2004, Heptig to Marshall with attached executed agreement.

Exhibit 18 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Plaintiffs' Second Amended Complaint filed Sep. 22, 2006 in 3:06-CV-00815.

Exhibit 19 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); Settlement Agreement between Patriot Scientific Corporation, Fish, and the trustee of Fish Family Trust.

Exhibit 21 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Comparisons of RISC Chips (Dec. 11, 1988).

Exhibit 22 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); VL86C010 An Affordable 32-bit RISC Microprocessor System, VLSI Technology, Inc.

Exhibit 23 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); VY86Cxxx ARM 32-Bit CMOS product literature, EDN (Nov. 21, 1991).

Exhibit 24 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); letter of Apr. 26, 1989 Ireland to Fish w/ copy of Apr. 17, 1989 article in Electronic News titled "35ns 256K Device, VLS1 Debuts SRAM Designed With Hitachi,".

Exhibit 28 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); Introduction to RISC Technology, LS1 Logic Corporation (Apr. 1988).

Exhibit 29 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); "SH-Boom Patent Documentation," (Jun. 21, 1989).

Exhibit 30 to Fish deposition of Jun. 25–26, 2007 in case No. 2-05CV-494 (TJW); "Sh-Boom Licensing Strategy," (Jan. 19, 1990).

Page 5

Exhibit 31 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); "Transputer Includes Multiprocessing protocol," Jan. 2, 1991.

Exhibit 32 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); article titled "INMOS details next Transputer," (Apr. 18, 1991).

Exhibit 33 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); Articles from Electronic World News. Exhibit 35 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); INMOS Preliminary Data IMS T414 transputer.

Exhibit 36 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); Comparison of Intel 80960 and Sh–Boom Microprocessors (1989).

Exhibit 37 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); Memo of Jul. 13, 1989, Fish to Chu w/ attached comparison of MIPS 2000 to Sh–Boom.

Exhibit 38 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); fax of Jun. 10, 1992 Fish to Higgins w/ attached document titled State of the Prior Art ShBoom Microprocessor.

Exhibit 39 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); Apr. 12, 1989 Time and Responsibility Schedule.

Exhibit 40 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); handwritten note.

Exhibit 41 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); memo of Jun. 1989 to PT Acquisitions, Inc. re: fees due for searches conducted.

Exhibit 42 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); memo of Jun. 28, 1992 Fish to Higgins re: Dialog Patents re: ShBoom.

Exhibit 43 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); letter of Aug. 6, 1998 Haerr to Turner transmitting documents.

Exhibit 44 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); Declaration of Moore re: U.S. Appl. No. 08/484,918.

Exhibit 45 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); fax of Nov. 3, 1989, Leckrone to Fish with attached draft license agreement between PT Acquisitions and Oki Electric Industries.

Exhibit 46 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); letter of Nov. 29, 1989 Fish to Slater re: Japanese "borrowing" Sh–Boom 50 MHz RISC Chip.

Exhibit 47 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); letter of Dec. 29, 1989 Leckrone to Fish re: ShBoom project.

Exhibit 48 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); letter of Jul. 16, 1990 Fish to Leckron re: attorney client relationship and conflict of interest.

Exhibit 49 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); letter of Jul. 24, 1990 Leckrone to Fish re: letter of Jul. 16, 1990 (EX 48).

Exhibit 50 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); letter of Aug. 27, 1990 Moore to Fish re: ShBoom confidentiality.

Exhibit51 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); PT Acquisitions / Alliance Semiconductor Corp. Manufacturing Agreement (Jul. 20 1990).

Exhibit 52 to Fish deposition of Jun. 25–26, 2007 in case No. 2–05CV–494 (TJW); letter of Feb. 6, 1990 to PT Acquisitions from Dun & Bradstreet Receivable Recovery Systems re: final notice for payment of account.

National Semiconductor HPC16400/HPC36400/HPC46400 High–Performance microControllers with HDLC Controller product literature.

NEC Data Sheet Mos Integrated Circuit uPD7225 Programmable LCD Controller/Driver. Part Nos. uPD7225G00, uPD7225G01, uPD7225GB–3B7.

NEC Electronics Inc. High–End, 8–Bit, Single–Chip CMOS Microcomputers product literature.

NEC Electronics Inc. uPD78C10/C11/C14 8–Bit, Single–Chip CMOS Microcomputers with A/D Converter product literature.

NEC Electronics lnc. Microcomputer Products Single–Chip Products Data Book vol. 1 of 2 cover page.

NEC Electronics Inc. Microcomputer Products Microprocessors, Peripherals, & DSP Products Data Book vol. 2 of 2 cover page.

NEC Electronics Inc. MOS Integrated Circuit uPD70208H, 70216H Data Sheet, V40HL, V50HL, 16/8; 16–Bit Microprocessor.

NEC Electronics Inc. MOS Integrated Circuit uPD7225 Programmable LCD Controller/Driver.

Signetics Microprocessor Data manual cover page.

Signetics Microprocessor Products Data manual, 8×330 Floppy Disk Formatter/Controller product specification.

Signetics Microprocessor Products Data manual, SC96AH Series Single–Chip 16–Bit Microcontrollers preliminary specification.

Realtime DSP; The TMS320C30 Course, Revision 3 (educational document re programming Digital Signal Processor microprocessor).

Texas Instruments TMS320C30 Digital Signal Processor product literature.

Texas Instruments TMS320C30 Digital Signal Processor product literature.

Texas Instruments TMS34010 Graphics System Processor product literature.

Texas Instruments TMS320 DSP Designer's Notebok, Using a TMS320C30 Serial Port as an Asynchronous RS-232 Port Application Brief: SPRA240.

UK application 8233733 as filed Nov. 26, 1982.

Office Action of Jan. 31, 2000 in U.S. Appl. No. 09/124,623.

TPL Infringement Contention for the TLCS-900/L Series.

TPL Infringement Contention for Toshiba Microcontroller.

TPL Infringement Contention for Toshiba TC35273.

Duell, C. H., "Everything that can be invented has been invented," 2 pages downloaded from http://www.tplgroup. net/patents/index.php.

Alliacense Product Report, NEC Microcontroller, UPD789473, B Bit Microcontroller, pp. 1–38.

Mostek Corp., Advertisement, EDN, Nov. 20, 1976.

Guttag, K.M., "The TMS34010: An Embedded Microprocessor," *IEEE Micro*, 8(3):39–52 (May 1988).

"8–Bit Single–Chip Microprocessor Data Book," Hitachi America Ltd., Table of Contents and pp. 251–279) Jul. 1985).

Request for Reexamination of U.S. Patent 6,598,148 as filed Sep. 21, 2006.

Office action of Nov. 22, 2006 in application No. 90/008, 227.

Toshiba TLCS–42, 47, 470 User's Manual Published in Apr. 1986.

Fukui et al., "High Speed CMOS 4–bit Microcomputer SM550 Series," published 1982, 1983.

Page 6

Intel 80386 Programmer's Reference Manual, published by Intel (1986).

Fairchild Microcomputers, F8/3870, F6800, Bit Slice, IC Master 1980, pp. 1, 2016–2040 (1980).

Mostek Corp., "Mostek 1981 3870/F8 Microcomputer Data Book", Feb. 1981, pp. 111–76 through 111–77, 111–100 through 111–129, and V1–1 through V1–31.

1BM Systems Reference Library, 1BM System/360 Model 67 Functional Characteristics, File No. S360–01, Form A27–2719–0, published by 1BM (1967).

Anderson, D.W., The IBM System/360 Model 91: Machine Philosophy and Instruction Handling, IBM Journal, (1967). GE–625/ 635 Programming Reference Manual, revised Jan. 1966.

Clipper<sup>™</sup> 32–Bit Microprocessor, Introductions to the Cliper Architecture, published by Fairchild in 1986.

Simpson et al., "The IBM RT PC Romp processor and memory management unit architecture," *IBM systems Journal*, 26(4):346–360.

M68300 Family MC68332 User's Manual, published by Motorola, Inc. in 1995.

Ditzel et al., "The Hardware Architecture of the Crisp Microprocessor," AT & T Information Systems, ACM, pp. 309–319 and table of contents (1987).

i860 64–Bit Microprocessor, published by Intel Corporation Feb. 1989.

Rau et al., "The Cydra 5 Departmental Supercomputer, Design Philosophies, Decisions, and Trade–offs," *IEEE* pp. 12–36 (1989).

Datasheet for Intel 4004 Single Chip 4–Bit 9–Channel Microprocessor, pp. 8–15 to 8–23.

Intel MCS-4 Micro Computer Set (Nov. 1971).

Intel 8008 8–Bit Parallel Central Processor Unit published by Intel (Nov. 1972).

iAPX 386 High Performance 32–Bit Microprocessor Product Review, published by Intel (Apr. 1984).

Intel 80386 Programmer's Reference Manual, published in Intel (1986).

Motorola MC68020 32–Bit Microprocessor User's Manual (1984).

Thornton, J. E., "Design of a Computer, The Control Data 6600," published by Advanced Design Laboratory (1970).

6400/6500/6600 Computer Reference Manual, published by Control Data® (1965, 1966, 1967).

Grishman, R., "Assembly Language Programming for the Control Data 6600 and Cyber Series Algorithmics".

Hennessy et al., "MIPS: A Microprocessor Architecture," *IEEE*, pp. 17–22 (1982).

Hennessy et al., "Hardware/software tradeoff for increased performance," *Proceedings of the Symposium on Architectural Support for Programming Languages and Operating Systems*, pp. 2–11, ACM, Apr. 1982.

Hennessy et al., "MIPS: A VLS1 Processor Architecture, Technical Report 223," Computer Systems Laboratory, Department of Electrical Engineering and Computer Science, Standford University Nov. 1981.

Gross et al., "Measurement and evaluation of MIPS architecture and processor," *ACM Trans. Computer Systems*, pp. 229–257 Aug. 1988.

Bit Sparc Integer Unit B5000 Datasheet attached to a presentation by Anant Agrawal in 1989.

Sequin et al., "Design and Implementation of RISC1," pp. 276–298 from *VLSI Architecture*, B. Randell and P.C. Treleaven, editors, Prentice Hall, 1983.

Ungar et al., "Architecture of SOAR: Smalltalk on a RISC," *Proceedings of the 11th Annual International Symposium on Computer Architecture ISCA '84.* ACM Press, New York, NY, pp. 188–197 (1984).

Cray–l Computer System Hardware Reference Manual, Publication No. 2240004, Rev C, Nov. 4, 1997.

Acorn Computers, Ltd., Acorn RISC Machine CPU Software Manual, Issue 1.00 Oct. 1985.

Patterson et al., "Architecture of a VLS1 Instruction Cache for A RISC," *ACM*, pp. 108–116 (1983).

Patterson, D. A., "Reduced Instruction Set Computers" *Communication of the ACM*, 28(1):8–21, Jan. 1985.

Patterson, D. A., "RISC watch", pp. 11–19 (Mar. 1984).

Sherburne, R. W., "Processor Design Tradeoffs in VLSI," U.C. Berkeley, May 1984. PhD Dissertation.

Excerpt from A Seymour Cray Perspective http://research.

Microsoft.com/users/gbell/craytalk/std001.htm (Slide 1). Excerpt from A Seymour Cray Perspective http://research. microsoft.com/users/gbell/craytalk/std029.htm (Slide 29). RISC Roots: CDC 6600 (1965).

http://www.bitsavers.org/pdf/tdc/6x00/.

Simpson, R.O., "The IBM RT Personal computer," *BYTE*, 11(11):43–78 (Oct. 1986).

Ryan, D.P., "Intel's 80960: An Architecture Optimized for Embedded Control," *IEEE, Micro*, published in Jun. 1988.

Waters, F., "IBM RT Personal Computer Technology," IBM Corp. 1986.

Alliacense Product Report, USP 5784584, TLCS–900/H1 Series TMP92C820, Toshiba Microcontroller TMP92C820 / TLCS–900/H1 Series 16–bit Microcontroller, pp. 1–9, filed

Aug. 14, 2006 in 2:05–CV–00494–TJW. Alliacense Product Report, NEC Microcomputer, USP 5784584, V850E2 32 Bit Microcontroller, pp. 1–8 (2006).

"8 bit Dual 1-chip Microcomputer MN1890 Series User's Manual," translation of original Japanese language document, by Matsushita Electric Industrial Co., Ltd. Semiconductor Sales Division.

Sibigtroth, J. M., "Motorola's MC68HC11: Definition and Design of a VLS1 Microprocessor," *IEEE Micro* 4(1):54–65 (1984).

"Specification Sheet, MN18882 (Book)," translation of the Japanese language original, Code No. MIG0175, Matsushita Electronics Industry Corporation, Microcomputer Products Division, Oct. 2, 1990.

"DS5000 Soft Microcontroller User's Guide Preliminary V 1.0," Dallas Semiconductor.

MN188166 User's Manual, Japanese language document with English translation.

Alliacense Product Report—Preliminary Review, USP 5,440,749; GPS Car Navigation Main Processor.

Alliacense Product Report—Preliminary Review, USP 5,440,749; GSP Navigation System GPS Chipset.

Alliacense Product Report—Preliminary Review, USP 5,440,749; GPS Navigation System Main Microprocessor.

Alliacense Product Report—Preliminary Review, USP 5,440,749; Kyocera Digital Camera Finecam S3R Image Processor.

Alliacense Product Report—Preliminary Review, USP 5,440,749; PDA/Mobile Navigation, GPS Processor.

Motorola MC68020 32–bit Microprocessor User's Manual, 2nd Edition, Rev. 1, Prentice–Hall, 1985.

Barron et al., "The Transputer," *Electronics*, pp. 109–115 (1983).

Page 7

Burroughs Corporation, "Burroughs B7700 Systems Reference Manual," 1973.

Fiasconaro, J., "Microarchitecture of the HP9000 Series 500 CPU," *Microarchitecture of VLSI Computers, NATO ASI Series No. 96*, Antognetti, eds., pp. 55–81.

MacGregor et al., "The Motorola MC68020," *IEEE Micro*, 4(4):103–118 (1984).

Best et al., "An Advanced–Architecture CMOS/SOS Microprocessor", IEEE Micro, vol. 2, No. 3, vol. 2, No. 3 (Jul. 1982), pp. 10–26.

Technology Properties Limited (TPL), Moore Microprocessor Patent (MMP) Portfolio, downloaded from <<www.tplgroup.net/patents/index.php>> downloaded on Aug. 3, 2006, 3 pages total.

Acorn's RISC Leapfrog, Acorn User special issue, Jun. 1987; 59: 149–153.

Agrawal, et al., "Design Considerations for a Bipolar Implementation of SPARC," Compcon Spring apos;88. Thirty–Third IEEE Computer Society International Conference, Digest of Papers, Feb. 29–Mar. 3, 1988, pp. 6–9.

Agrawal, "An 80 MHz Bipolar ECL Implementation of SPARC," Sun Microsystems, Inc., Jun. 25, 1989, 40 pages total.

ARM Datasheet, Part No. 1 85250 0360 0, Issue No. 1 (Mar. 17, 1987).

Atmel SPARC Instruction Set, "Assembly Language Syntax," Rev. 4168C–AERO–08/01, 2002.

Bagula, "A 5V Self–Adaptive Microcomputer with 16Kb of #2 Program Storage and Security," IEEE International Solid–State Circuit Conference, 1983, pp. 34–35.

Bayko, Great Microprocessors of the Past and Present (V 11.7.0), downloaded from: <<htp://web.archive.org/web/20010107210400/http://bwrc.eecs.berkeley.edu/ClC/Ar-

chive/cup\_history.html>>, Feb. 2007, 60 pages total.

Books Review: Operating Systems A Systematic View, William S. Davis, Addison–Wesley Publishing Company, Inc., 1987; 26(4):453–454.

Bourke, "Character Synchronization During Overrun Conditions," Delphion, IBM Technical Disclosure Bulletin, Dec. 1977.

Burroughs Corporation, "Burroughs B5500 Information Processing System Reference Manual," 1973.

CAL Run Fortran Guide, University of California, Computer Center, Berkeley, 292 pages total, (Sep. 1974).

CDC 6000 Computer Systems—Cobol Instant 6000, Version 3; Control Data Publication No. 60327600A (Apr. 1971).

CDC 6000 Computer Systems, 7600 Computer Systems: Fortran Extended Instant 6000 Version 3, 7600 Version 1; Control Publication No. 60305900A (May 1971).

CDC 6000 Computer Systems/7600 Computer Systems: Fortran Extended Reference Manual, 6000 Version 3, 7600 Version 1; Control Data Publication No. 60329100, Revision D (1972).

CDC 6000 Series Computer System, 6642 Distributive Data Path Operation and Programming Reference Manual; Control Data Publication No. 60376300C (Mar. 1979).

CDC 6000 Series Computer Systems—Chippewa Operating System Documentation, vol. l, Preliminary Edition (updated May 1966).

CDC 6000 Series Computer Systems—Chippewa Operating System Documentation, vol. 11, Preliminary Edition, Peripheral Packages and Overlays (Oct. 1965). CDC 6000 Series Computer Systems—Chippewa Operating System Documentation, vol. 111, Preliminary Edition, DSD—The Systems Display, (Nov. 1965).

CDC 6000 Series Computer Systems Ascent General Information Manual; Control Data Publication No. 60135400 (Feb. 66).

CDC 6000 Series Computer Systems Chippewa Operating System Reference Manual; Control Data Publication No. 60134400 (Dec. 1965).

CDC 6000 Series Computer Systems Hardware Reference Manual; Control Data Publication No. 60100000 (Aug. 1978).

CDC 6000 Series Computer Systems/ 7600 Computer System: 6000 Compass Version 2, 7600 Versions 1 & 2 Reference Manual; Control Data Publication No. 60279900, Revision D, (1970, 1971, 1972).

CDC 6000 Series Computer Systems: Chippewa Operating System Fortran Reference Manual; Control Data Publication No. 60132700A (May 1966).

CDC 6000 Series Computer Systems: Peripheral Equipment Reference Manual; Control Data Publication No. 60156100, Revision J (Mar. 1970).

CDC 6000 Series Computer Systems: Site Preparation and Installation Manual; Control Data Publication No. 60142400, Revision B (Sep. 1965).

CDC 6000 Series Computer Systems: Fortran Extended General Information, Control Data Publication No. 60176400 (Oct. 1966).

CDC 6000 Series Fortran Extended 4.0, Internal Maintenance Specifications, (1971).

CDC 6000 Series Introduction and Peripheral Processors Training Manual, Second Edition, Control Data Publication No. 60250400 (Nov. 1968).

CDC 6400 Central Processor, Control Data Publication No. 60257200 (Feb. 1967).

CDC 6400/6500/6600 Ascent-to-Compass Translator; Control Data Publication No. 60191000 (Mar. 1967).

CDC 6400/6500/6600 Computer System Input/Output Specification; Control Data Publication No. 60045100 (Sep. 1967).

CDC 6400/6500/6600 Computer System Instant SMM; Control Data Publication No. 60299500 (Nov. 1969).

CDC 6400/6500/6600/ Computer Systems Compass Reference Manual; Data 60190900, Revision B (Mar. 1969).

CDC 6400/6500/6600 Computer Systems Reference Manual; Control Data Publication No. 60100000, Revision K (Aug. 1970).

CDC 6400/6500/6600 Extended Core Storage Systems Reference Manual; Control Data Publication No. 60225100, (Feb. 1968).

CDC 6400/6500/6600 Jovial General Information Manual; Control Data Publication No. 60252100A (Mar. 1969).

CDC 6400/6500/6600 Computer Systems: Ascent/Asper Reference Manual; Control Data Publication No. 60172700 (Jul. 1966).

CDC 6400/6600 Fortan Conversion Guide; Data Publication No. 60175500 (Aug. 1966).

CDC 6400/6600 Systems Bulletin (Oct. 10, 1968), 84 pages. CDC 6400/6600, Export/Import 8231 Reference Manual; Data Publication No. 60189100 (Apr. 1967).

CDC 6600 Central Processor vol. 1; Control & Memory; Data Control Publication Nol. 021067 (Mar. 1967).

CDC 6600 Central Processor, vol. 2, Functional Units; Control Data Publication No. 60239700 (Mar. 1967).

Page 8

CDC 6600 Chassis Tabs; Control Data Publication No. 63016700A (Apr. 1965).

CDC 6600 Chassis Tabs; Control Data Publication No. 63019800 (Mar. 1965).

CDC 6600 Chippewa Operating System; Control Data Publication No. 60124500, Revision C (Apr. 1965).

CDC 6600 Computer System 6601 A–J, 6613A/B/C, 6604A/B/C, 6614–A/B/C/ Central Processor (including Functional Units) vol. 1, Diagrams & Circuit Description; Control Data Publication No. 60119300BT (Jan. 1968).

CDC 6600 Computer System 6601 A–J, 6613A/B/C, 6604A/B/C/, 6614–A/B/C Peripheral and Control Processor/Central Memory/Clock/Extended Core Storage Coupler (Std Opt 10102 and/or Spec Opt 60080)/Power Wiring, vol. 2, Diagrams & Circuit Descriptions; Control Data Publication No. 60119300BT (Jan. 1968).

CDC 6600 Computer System Operating System/Reference Manual, SIPROS66, 1st ed.; Control Data Publication No. 60101800A (1965).

CDC 6600 Computer System Programming System/Reference Manual, vol. 1. Ascent; Control Data Publication No. 601016008 (1965).

CDC 6600 Computer System Programming System/Reference Manual, vol. 2, Asper; Control Data Publication No. 60107008 (1965).

CDC 6600 Computer System Programming vol. 3, Fortran 66; Control Data Publication No. 60101500B (1965).

CDC 6600 Computer Training Manual vol. 2, Preliminary Edition, Section 7.2 Shift Functional Units, 164 pages.

CDC 6600 Data Channel Equipment 6602–B/6612–A, 6603–B, 6622–A, 6681–B, 6682–A6683–A, S.O. 60022, 60028, 60029, Diagrams & Circuit Description' Control Data Publication No. 60125000, Revision G (Jun. 1966).

CDC 6600 Training Manual; Control Data Publication No. 60147400, Revision A (Jun. 1965).

CDC 6603—A/B/C Disk File Controller Reference Manual; Control Data Publication No. 60334000 (1970).

CDC 6638 Disk File Subsystem Training Supplement; Control Data Publication 602500800A (Oct. 1968).

CDC 6638 Disk File System Standard Option 10037–A, 6639–A/B File Controller—Diagrams and Circuit Description/Maintenance/Maintenance Aids/Parts List/Wire Lists/ Chassis Tabs; Control Data No. 60227300, Revision H (Mar. 1974).

CDC 6639—A/B Disk File Controller Reference Manual; Control Data Publication No. 60334100E (Aug. 1973).

CDC 6639 Disk Controller Training Manual Test Edition (Sep. 1967), 28 pages.

CDC APL Version 2 Reference Manual, CDC Operating Systems :NOS; Control Data Publication No. 60454000F (Nov. 1980).

CDC Basic Version 3 Reference Manual: NOS 1 & NOS/BE 1; Control Data Publication No. 19983900G (Oct. 1980).

CDC Chippewa Operating System, Document Class ERS, System No. E012, Version 1.1; External Reference Specifications—Chippewa Operating System, (Jun. 1966).

CDC Chippewa Operating System, Document Class SIR, System No. E012, Version 1.0, (Mar. 3, 1966).

CDC Chippewa Operating System, Document Class SIR, System No. E012, Version 1.1, (Mar. 3, 1966).

CDC Cobol Version 4 Instant Manual, Cyber 170 Series, Cyber 70 Models 72, 73, 74, 6000 Series; Control Data Publication No. 60497000A (Feb. 1976). CDC Cobol Version 5 Instant Manual, Operating Systems: NOS 1/BE 1; Control Data Publication No. 60497300B (Feb. 198).

CDC Codes/Control Data 6400/6500/6600 Computer Systems; Control Data Publication No. 60141900, Revision C (1966, 1967).

CDC Codes/Control Data 6400/6500/6600/6700 Computer Systems; Control Data Publication No. 60141900, Revision D (1966, 1967).

CDC Codes/Control Data 6600; Control Data Publication No. 60141900, Revision A (May 1965).

CDC Compass Version3 Instant, Operating Systems: NOS 1, NOS 2, NOS/BE 1, Scope 2; Control Data Publication No. 60492800D (Jun. 1982).

CDC Course No. FH4010–1C, NOS Analysis, Student Handbook, Revision C (Apr. 1980).

CDC Course No. FH4010–4C NOS Analysis, Study Dump (Apr. 1980).

CDC Cyber 170 Models 720, 730, 740, 750 and 760 Model 176 (Level B/C) Computer Systems, Codes; Control Data Publication No. 60456920C, (Jun. 1981).

CDC Cyber 70 Computer Systems Models 72, 73, 74, 6000 Computer Systems: Fortran Reference Manual Models 72, 73, 74 Version 2.3, 6000 Version 2.3; Control Data Publication No. 19980400, Revision F (Jul. 1972).

CDC Cyber 70 Computer Systems Models 72, 73, 74, 76, 7600 Computer System, 6000 Computer Systems—ALGOL Reference Manual, Cyber 70 Series Version 4, 6000 Series Version 4, 7600 Series Version 4; Control Data Publication No. 60384700A (Aug. 1973).

CDC Cyber 70 Computer Systems Models 72, 73, 74, 76, 7600 Computer System, 6000 Computer Systems: Cobol Instant Models 72, 73, 74 Version 4, Model 76 Version 1, 6000 Version 4; Control Data Publication No. 60328400A (Dec. 1971).

CDC Cyber 70 Computer Systems Models 72, 73, 74, 76, 7600 Computer System, 6000 Computer Systems: Fortran Extended Instant Models 72, 73, 74 Version 4, Model 76 Version 2, 7600 Version 2, 6000 Version 4; Control Data Publication No. 60357900A (Nov. 1971).

CDC Cyber 70 Computer Systems Models 72, 73, 74, 76 7600 Computer System, 6000 Computer Systems: Fortran Extended Reference Manual Models 72, 73, 74 Version 4, Model 76 Version 2, 6000 Version 4; Control Data Publication No. 60306600A (Oct. 1971).

CDC Cyber 70 Series 6000 Series Computer Systems: APL \*Cyber Reference Manual; Control Data Publication No. 19980400B (Jul. 1973).

CDC Cyber 70 Series Computer Systems 72, 73, 74, 6000 Series Computer Systems—Kornos 2.1 Workshop Reference Manual; Control Data Publication No. 97404700D (1976).

CDC Cyber 70 Series Models 72/73/74, 6000 Series Computer Systems, Krono 2.1 Operator Guide; Control Data Guide; Control Data Publication 60407700A (Jun. 1973).

CDC Cyber 70 Series Models 72/73/74, 6000 Series Computer Systems, Kronos 2.1 Installation Handbook; Control Data Publication No. 60407500A (Jun. 1973).

CDC Cyber 70 Series Models 72/73/74, 6000 Series Computer Systems, Kronos 2.1 Time–Sharing User's Reference Manual; Control Data Publication No. 60407600B (May 1974).

Page 9

CDC Cyber 70/ Model 76 Computer System, 7600 Computer System: Fortran Run, Version 2 Reference Manual; Control Data 60360700C (May 1974).

CDC Cyber Interactive Debug Version 1 Guide for Users of Fortran Extended Version 4, CDC Operating Systems: NOS 1, NOS/ BE1, Control Data Publication No. 60482700A (Feb. 1979).

CDC Cyber Interactive Debug Version 1 Guide for Users of Fortran Version 5, Operating Systems: NOS 1, NOS/ BE 1; Control Data Publication No. 6048100C (Sep. 1984).

CDC Cyber Interactive Debug Version 1 Reference Manual, NOS 1, NOS 2, NOS/ BE 1; Data Control Publication No. 60481400D (Jun. 1984).

CDC Cyber Loader Version 1 Instant, CDC Operating System NOS1, NOS/ BE 1; Control Data Publication No. 60449800C (Aug. 1979).

CDC Disk Storage Subsystem—Operation and Programming Manual; Control Data Publication No. 60383900, Version T (1972–1980).

CDC Fortran Extended 2.0, Document Class ERS, System No. C012, (Dec. 1966).

CDC Fortran Extended 2.0, Document Class IMS, Internal Maintenance Specifications—64/65/6600 V Fortran Extended Version 2 (Mar. 1969).

CDC Fortran Extended Version 4 Instant Manual, Operating Systems: NOS 1, NOS/BE, 1 Scope 2; Control Data Publication No. 60497900B (Jun. 1981).

CDC Fortran Extended, Sales Technical Memorandum (May 1967).

CDC Fortran Version 5 Instant, CDC Operating System: NOS 1, NOS/ BE 1, Scope 2; Control Data Publication No. 60483900A (Jan. 1981).

CDC GED Fortran Extended 1.0, Product No. C012, Dept. No. 254, Project No. 4P63FTN (Aug. 1967).

CDC Instant 6400/3500/6500 Simula; Control Data Publication No. 60235100, Revision A (Feb. 1969).

CDC Instant 6400/6500/6600 Compass; Control Data Publication No. 60191900, Revision A (1968).

CDC Instant Fortran 2.3 (6000 Series); Data Publication No. 60189500D (May 1969).

CDC Internal Maintenance Specification; Fortran V5.; Control Data Publication No. 77987506A.

CDC Internal Maintenance Specification; Fortran V5.; Control Data Publication No. 77987506A.

CDC Kronos 2.1 Reference Manual vol. 1 of 2; Control Data Cyber 70 Series Models 72/73/74, 6000 Series Computer Systems; Control Data Publication No. 60407000D (Jun. 1975).

CDC Kronos 2.1 Time–Sharing User's Reference Manual, Cyber 70 Series Models 72, 73, 74, 6000 Series Computer Systems; Control Data Publication No. 60407600D (Jun. 1975).

CDC Model dd 60A Computer Control Console/Customer Engineering Manual; Control Data Publication No. 82100010 (Mar. 1965).

CDC Model dd60b Computer Control Console/Customer Engineering Manual/ Control Data Publication No. 82103500 (Feb. 1967).

CDC Network Products: Network Access Method Version 1, Network Definition Language Reference Manual; Control Data Publication No. 60480000J (May 1981).

CDC Network Products: Network Terminal User's Instant— Operating System NOS 1; Control Data Publication No. 60456270C, (Oct. 1980). CDC NOS 2 Operations Handbook; Control Data Publication No. 60459310, (Aug. 1994).

CDC NOS Version 1 Applications Programmer's Instant, CDC Computer Systems; Cyber 170 Series, Cyber 70 Models, 71, 72, 73, 74, 6000 Series; Control Data Publication No. 60436000H (Jan. 1980).

CDC NOS Version 1 Internal Maintenance Specification vol. 1 of 3; Control Data Publication No. 60454300B (Aug. 1979).

CDC NOS Version 1 Internal Maintenance Specification vol. 2 of 3; Control Data Publication No. 60454300B (Aug. 1979).

CDC NOS Version 1 Internal Maintenance Specification vol. 3 of 3; Control Data Publication No. 60454300B (Aug. 1979).

CDC NOS Version 1 Operator's Guide, CDC Computer Systems: Cyber 170 Series, Cyber 70 Model 71, 72, 73, 74, 6000 Series (Dec. 1980).

CDC NOS Version 1 Reference Manual vol. 1 of 2, CDC Computer Systems: Cyber 170 Series, Cyber 70 Models 71,72, 73, 74, 6000 Series; Control Data Publication No. 60435400J (1979).

CDC NOS Version 1 Reference Manual vol. 2 of 2, CDC Computer Systems: Cyber 170 Series, Cyber 70 Models 71, 72, 73, 74, 6000 Series; Control Data Publication No. 60445300E (1977).

CDC NOS Version 1 System Maintenance Reference Manual; Control Data Publication No. 60455380H (Apr. 1981).

CDC NOS Version 2 Analysis Handbook, Cyber 180, Cyber 170, Cyber 70 Models 71, 72, 73, 74, 6000; Control Data Publication No. 60459300D (Oct. 84).

CDC NOS Version 2 Analysis Handbook; Control Data Publication No. 60459300U (Jul. 1994).

CDC NOS Version 2 Installation Handbook, Cyber 180, Cyber 170, Cyber 70 Models 71, 72, 73, 74, 6000; Control Data Publication No. 60459320E\_(Mar. 1985).

CDC NOS Version 2 Operation/Analysis Handbook, Cyber 170, Cyber 70 Models 71, 72, 73, 74 6000, Control Data Publication No. 60459310C (Oct. 1983).

CDC NOS Version 2 System Maintenance Reference Manual, Cyber 170, Cyber 70 Models 71, 72, 73 74, 6000; Control Data Publication No. 60459300C (Oct. 1983).

CDC NOS/BE Version 1 Diagnostic Handbook, Cyber 180; Cyber 170, Cyber 70 Models 71, 72, 73, 74, 6000; Control Data Publicaton No. 60494400–V (1986).

CDC NOS/BE Version 1 Installation Handbook, Cyber 180, Cyber 170, Cyber 70 Models 71, 72, 73, 74, 6000; Control Data Publication No. 60494300AB (Dec. 1988).

CDC NOS/BE Version 1 Reference Manual, Cyber 170 Series, Cyber 70 Models 71, 72, 73, 74, 6000 Series; Control Data Publication No. 60493800M 1981.

CDC Outline of Reports on Feasibility Study of 64/6600 Fortran Ver 3.0 and Conversational Fortran, Fortran Study Project, Product No. X010, Dept. No. 254, Project No. 4P63, (Jun. 1966).

CDC Pascal Version 1 Reference Manual, Operating Systems: NOS 2; Control Data Publication No. 60497700 (Sep. 1983).

CDC Pascal Version 1 Reference Manual, Operating Systems: NOS 2; Control Data Publication No. 60497700A (Dec. 1982).

Page 10

CDC PL/1 Version 1 Instant, CDC Operating Systems: NOS 1, NOS/ BE1, Control Data Publication No. 60483700A (Nov. 1979).

CDC Simscript 11.5 Instant, Control Data Publication No. 84000450B (Sep. 1978).

CDC Sort/Merge Version 4 and 1 Instant, Operating Systems: NOS 1, NOS/BE 1, Scope 2; Control Data Publication No. 60497600C (Jan. 1981).

CDC Sort/Merge Vision 5 Reference Manual, Operating Systems: NOS 2, NOS/ BE 1; Control Data Publication No. 60484800C (Feb. 1984).

CDC SYMPL Version 1 Instant, NOS 1, NOS/BE 1, Scope 2; Control Data Publication No. 60482600A (May 1978).

CDC SYMPL Version 1 Users Guide, Operating Systems: NOS 1, NOS/BE 1, Scope 2; Control Data Publication No. 60499800B (Apr. 1978).

CDC Update Instant, Cyber 170 Series, Cyber 70 Series, 6000 Series, 7600 Computer Systems; Control Data Publication No. 60450000A (Nov. 75).

CDC Update Reference Manual Operating Systems: Scope 3.4, Kronos 2.1; Control Data Publication No. 60342500, Revision H (1971–1976).

CDC Xedit Version 3 Reference Manual, Operating System: NOS 1; Control Data Publication No. 60455730B (Aug. 1979).

Chippewa Laboratories Fortran Compiler Run, Preliminary Edition, CDC 6000 Series Computer Systems, (Apr. 1966). Cho et al., WAM 3.6: A 40K Cache Memory and Memory

Management Unit, ISSCC '86, Feb. 19, 1986.

Cordell, II et al., "Advanced Interactive Executive Program Development Environment," IBM Systems Journal, 1987; 26(4):381–382.

Crawford, "The i486 Executing Instructions in One Clock Cycle," IEEE Micro, pp. 28–36 (Feb. 1990).

Disk Routines and Overlays, Chippewa Operating System, CDC Development Division—Applications, (Nov. 1965).

Dowsing et al., "Computer Architecture: A First Course, Chapter 6: Architecture and the Designer," Van Nostrand Reinhold (UK) Co. Ltd., pp. 126–139.

Evans et al., "An Experimental 512–bit Nonvolatile Memory with Ferroelectric Storage Cell," IEEE Journal of Solid–State Circuits, 23(5):1171–1175.

Field Maintenance Print Set, KA780-01-01 Rev. A.

Fisher et al., "Very Long Instruction Word Architectures and the ELI–512," ACM pp. 140–150 (1983).

Furber, VSLI RISC Architecture and Organization, Chapter 3: Commercial VLSI RISC, pp. 124–129, Marcel Dekker, Inc., 1989.

GB Patent Application 8233733, INMOS, Ltd. Microcomputer, filed Nov. 26, 1962.

GE 600 Series, publication.

Gershon, Preface, IBM Systems Journal 26(4):324-325.

Green et al., "A Perspective on Advanced Peer-to-Peer Networking," IBM Systems Journal, 1987; 26(4):414–428.

Grimes et al., "64–bit Processor, The Intel i860 64–Bit Processor: A General–Purpose CPU with 3D Graphics Capabilities", published by Intel, p. 85 (Jul. 1989).

Hansen, "A RISC Microprocessor with Integral MMU and Cache Interface," ICCD '86, pp. 145–148, 1986.

Hennessy et al., "Hardware/software Tradeoff for Increased Performance," Technical Report No. 22.8, Computer Systems Laboratory, Feb. 1983, 24 pages.

Hennessy et al., "The MIPS Machine", COMPCON, IEEE, Spring 1982, pp. 2–7.

Hennessy, "Performance Issues in VLSI Processor Design," IEEE on VLSI in Computers, pp. 153–156 (1983).

Hinton, 80960—Next Generation, Compcon Spring 89, IEEE, 13–18 (1989).

Hollingsworth et al., "The Fairchild Clipper: Instruction Set Architecture and Processor Implementation," Report No. UCB/CSD 87/329, Computer Science Division (EECS), University of California Berkeley, California, (Feb. 11, 1987).

HP 9000 Instrument Controllers, Technical Specifications Guide, Oct. 1989.pdf.

HP 9000 Series Computer Systems, HP–UX Reference 09000–090004, Preliminary Nov. 1982.

Hughes, "Off-Chip Module Clock Controller", Delphion, IBM Technical Disclosure Bulletin, Sep. 1989.

Hunter, "Introduction to the Clipper Architecture," IEEE Micro, pp. 6–26 (Aug. 1987).

IBM RT PC, BYTE 1986 Extra Edition, Inside The IBM PCs, pp. 60–78.

INMOS Limited, IMS T424 Transputer Reference Manual, 1984.

Intel 388Tm DX Microprocessor 32–Bit CHMOS Microprocessor With Integrated Memory Management (1995).

Intel 80960CA User's Manual published by Intel (1989).

Intel Architecture Optimization Manual, Order No. 242816–003, published by Intel (1997).

Intel Architecture Software Developer's Manual, vol. 1; Basic Architecture, published by Intel (1997).

Intel 8080A/8080A–1/8080A–2, 8–Bit N–Channel Microprocessor, Order No. 231453–001, Its Respective Manufacturer (Nov. 1986).

Johnson et al., "A Variable Delay Line PLL for CPU–Coprocessor Synchronization," IEEE Journal of Solid–State Circuits, 23(5): 1218–1223, Oct. 1988.

Katevenis et al., "Reduced Instruction Set Computer Architecture for VLSI," Doctoral Dissertation, Oct. 1983.

Katevenis et al., "The RISC II Micro–Architecture," Journal of VLSI and Computer Systems, 1(2):138–152 (1984).

Kipp, "Micron Technology Inc. Reports Financial Results," Business Wire, New York, Sep. 26, 1988.

Kohn et al., "Introducing Intel i860 64–Bit Microprocessor," Intel Corporation, IEEE Micro (Aug. 1989).

Koopman, "RTX 4000," Proceedings of 1989 Rochester Forth Conference, pp. 84–86.

Koopman, "The WISC Concept: A proposal for a writable instruction set computer," BYTE, pp. 187–193. (Apr. 1987). Koopman, Jr. et al. "MVP Microcoded CPU/16 Architecture," Proceedings of 1986 Rochester Forth Conference, pp.

277–280. Koopman, Jr. et al., "WISC Technologies, Inc., Writable Instruction Set, Stack Oriented Computers: The WISC Con-

cept," 1987 Rochester Forth Conference, Journal of Forth Application and Research, 5(1):49–71.

Koopman, Jr., Slack Computers: the new wave, 1989.

Loucks et al., "Advanced interactive Executive (AIX) Operating System Overview," IBM Systems Journal, 1987; 26(4):326–345.

Matick, "Self-Clocked Cache," Delphion, IBM Technical Disclosure Bulletin, Apr. 1985.

Miller, Frequency Modulated Ring Oscillator for a Mode Regulated Substrate Bias Generator, Delphion, IBM Technical Disclosure Bulletin, Sep. 1989.

Mills et al, "Box Structured Information Systems," IBM Systems Journal, 1987; 26(4):395–413.

Page 11

MMP Portfolio, News Release: Roland Becomes 50th Licensee, Setting a Major Milestone in Moore Microprocessor Patent Licensing Program, 3 pages (May 1, 2009).

Moussouris et al., "A CMOS RISC Processor Integrated System Functions," Proceedings of 31st IEEE Computer Society International Conference, Cathedral Hill Hotel, San Francisco, CA Mar. 3–6, 1986, pp. 126–131, 1986.

Olson, Semiconductor Die with Wiring Skirt (Packaging Structure), Delphion, IBM Technical Disclosure Bulletin, Jul. 1978.

O'Neil, "Pipeline Memory System for Drams", Delphion, IBM Technical Disclosure Bulletin, May 1989.

Patterson et al., "RISC I: A Reduced Instruction Set VLSI Computer," Proceedings of the 8th annual symposium on Computer Architecture on Computer Architecture, Miinneapolis, Minnesota, pp. 443–457 (May 1981).

Pountain, "The Archimedea A310," BYTE, 1987.

Przybyjski et al., "Organization and VLSI Implementation of MIPS," Technical Report CSL-TR-84-259, Apr. 1984.

Przybyjski, "The Design Verification and Testing of MIPS", 1984 Conference on Advanced Research in VLSI, pp. 100–109.

Roche et al., "Method of Assuring a Two–Cycle Start, Zero Cycle Stop, Non–Chopping on Chip Clock Control Throughout a VLSI Clock System," Delphion, IBM Technical Disclosure Bulletin, Sep. 1989.

Rowen et al., "A Pipelined 32b NMOS Microprocessors and Microcontrollers," IEEE International Solids–State Circuits Conference, pp. 180–181, 1984.

Rubinfeld et al., "The CVAX CPU, A CMOS VAX Microprocessor Chip", International Conference on Computer Design, Oct. 1987. Sanamrad et al., "A Hardware System Analysis Processor," IEEE, Aug. 1987, pp. 73–80.

Shih, "Microprogramming Heritage of RISC Design," Proceedings of the 23rd annual workshop and symposium on Microprogramming and microarchitecture, pp. 275–280 (1990).

Sultan et al., "Implementing System–36 Advanced Peer–to–Peer Networking," IBM Systems Journal, 1987; 26(4):429–452.

Thornton, J. E., "Considerations in Computer Design Leading Up To the Control Data 6600," Control Data Chippewa Laboratory (1970).

VAX 11/780 Architecture Handbook vol. 1, 1977–1978, 2–7 and G–8.

VAX 8800 System Technical Description vol. 2, EK–KA881–TD–PRE, Section 6, Instruction Box (IBOX), Preliminary Edition (Jul. 1986).

VAX Maintenance Handbook; VAX–11/780, EK–VAXV2–HB–002, 1983 Edition.

VL86C010 RISC Family Data Manual, Application Specific Logic Product Division, 1987.

Waters et al., "AIX Usability Enhancements and Human Factors," IBM Systems Journal, 1987; 26(4):383–394.

Williams, "Chip Set Tackles Laptop Design Issues, Offers Flat–Panel VGA Control," Computer Design, Oct. 15, 1988; 27(19):21–22.

IEEE Std 796–1983, Microcomputer System Bus, pp. 9–46 (Dec. 1983).

Mead & Conway, Introduction to VLSI Systems, pp. 1–429 (1980).

Case: 14-1076 Document: 33 Page: 273 Filed: 06/27/2014

#### US 5,809,336 C1

10

15

1

### EX PARTE REEXAMINATION CERTIFICATE ISSUED UNDER 35 U.S.C. 307

THE PATENT IS HEREBY AMENDED AS INDICATED BELOW.

Matter enclosed in heavy brackets [] appeared in the patent, but has been deleted and is no longer a part of the patent; matter printed in italics indicates additions made to the patent.

#### ONLY THOSE PARAGRAPHS OF THE SPECIFICATION AFFECTED BY AMENDMENT ARE PRINTED HEREIN.

Column 17, lines 12–37:

Most microprocessors derive all system timing from a single clock. The disadvantage is that different parts of the system can slow all operations. The microprocessor 50 pro-20 vides a dual-clock scheme as shown in FIG. 17, with the CPU 70 operating [a synchronously] asynchronously to I/O interface 432 forming part of memory controller 118 (FIG. 2) and the I/O interface 432 operating synchronously with the external world of memory and I/O devices. The CPU 70  $^{-25}$ executes at the fastest speed possible using the adaptive ring counter clock 430. Speed may vary by a factor of four depending upon temperature, voltage, and process. The external world must be synchronized to the microprocessor 50 for operations such as video display updating and disc  $^{30}$ drive reading and writing. This synchronization is performed by the I/O interface 432, speed of which is controlled by a conventional crystal clock 434. The interface 432 processes requests for memory accesses from the microprocessor 50 and acknowledges the presence of I/O data. The micropro-  $^{35}$ cessor 50 fetches up to four instructions in a single memory cycle and can perform much useful work before requiring another memory access. By decoupling the variable speed of the CPU 70 from the fixed speed of the I/O interface 432, optimum performance can be achieved by each. Recoupling 40 between the CPU 70 and the interface 432 is accomplished with handshake signals on lines 436, with data/addresses passing on bus 90, 136.

AS A RESULT OF REEXAMINATION, IT HAS BEEN 45 DETERMINED THAT:

Claims 3–5 and 8 are cancelled.

Claims 1, 6 and 10 are determined to be patentable as 50 amended.

Claims **2**, **7** and **9**, dependent on an amended claim, are determined to be patentable.

New claims **11–16** are added and determined to be patentable.

**1**. A microprocessor system, comprising a single integrated circuit including a central processing unit and an 60 entire ring oscillator variable speed system clock in said single integrated circuit and connected to said central processing unit for clocking said central processing unit, said central processing unit and said ring oscillator variable speed system clock each including a plurality of electronic 65 devices correspondingly constructed of the same process technology with corresponding manufacturing variations, a 2

processing frequency capability of said central processing unit and a speed of said ring oscillator variable speed system clock varying together due to said manufacturing variations and due to at least operating voltage and temperature of said single integrated circuit; an on-chip input/output interface connected to exchange coupling control signals, addresses and data with said central processing unit; and a second clock independent of said ring oscillator variable speed system clock connected to said input/output interface, *wherein a clock signal of said second clock originates from a source other than said ring oscillator variable speed system clock.* 

6. A microprocessor system comprising:

- a central processing unit disposed upon an integrated circuit substrate, said central processing unit operating at a processing frequency and being constructed of a first plurality of electronic devices;
- an entire oscillator disposed upon said integrated circuit substrate and connected to said central processing unit, said oscillator clocking said central processing unit at a clock rate and being constructed of a second plurality of electronic devices, thus varying the processing frequency of said first plurality of electronic devices and the clock rate of said second plurality of electronic devices in the same way as a function of parameter variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, thereby enabling said processing frequency to track said clock rate in response to said parameter variation; an on-chip input/output interface, connected between said central processing unit and an off-chip external memory bus, for facilitating exchanging coupling control signals, addresses and data with said central processing unit; and
- an off-chip external clock, independent of said oscillator, connected to said input/output interface wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said oscillator and wherein a clock signal from said off-chip external clock originates from a source other than said oscillator.

**10**. In a microprocessor system including a central processing unit, a method for clocking said central processing unit comprising the steps of:

- providing said central processing unit upon an integrated circuit substrate, said central processing unit being constructed of a first plurality of transistors and being operative at a processing frequency;
- providing an entire variable speed clock disposed upon said integrated circuit substrate, said variable speed clock being constructed of a second plurality of transistors;
- clocking said central processing unit at a clock rate using said variable speed clock with said central processing unit being clocked by said variable speed clock at a variable frequency dependent upon variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, said processing frequency and said clock rate varying in the same way relative to said variation in said one or more fabrication or operational parameters associated with said integrated circuit substrate;
- connecting an [on chip] *on-chip* input/output interface between said central processing unit and an *off-chip* external memory bus, and exchanging coupling control signals, addresses and data between said input/output interface and said central processing unit; and

55

Case: 14-1076

#### US 5,809,336 C1

clocking said input/output interface using an *off-chip* external clock wherein said *off-chip* external clock is operative at a frequency independent of a clock frequency of said variable speed clock *and wherein a clock signal from said off-chip external clock originates* 5 *from a source other than said variable speed clock.* 

11. A microprocessor system, comprising a single integrated circuit including a central processing unit and an entire ring oscillator variable speed system clock in said single integrated circuit and connected to said central pro- 10 cessing unit for clocking said central processing unit, said central processing unit and said ring oscillator variable speed system clock each including a plurality of electronic devices correspondingly constructed of the same process technology with corresponding manufacturing variations, a 15 processing frequency capability of said central processing unit and a speed of said ring oscillator variable speed system clock varying together due to said manufacturing variations and due to at least operating voltage and temperature of said single integrated circuit; an on-chip input/output 20 interface connected to exchange coupling control signals, addresses and data with said central processing unit; and a second clock independent of said ring oscillator variable speed system clock connected to said input/output interface, wherein said central processing unit operates asynchro- 25 nously to said input/output interface.

12. The microprocessor system of claim 11, in which said second clock is a fixed frequency clock.

13. A microprocessor system comprising: a central processing unit disposed upon an integrated circuit substrate, 30 said central processing unit operating at a processing frequency and being constructed of a first plurality of electronic devices;

an entire oscillator disposed upon said integrated circuit substrate and connected to said central processing unit, <sup>35</sup> said oscillator clocking said central processing unit at a clock rate and being constructed of a second plurality of electronic devices, thus varying the processing frequency of said first plurality of electronic devices and the clock rate of said second plurality of electronic <sup>40</sup> devices in the same way as a function of parameter variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, thereby enabling said processing frequency to track said clock rate in response to said parameter <sup>45</sup> variation;

an on-chip input/output interface, connected between said central processing unit and an off-chip external 4

memory bus, for facilitating exchanging coupling control signals, addresses and data with said central processing unit; and

an off-chip external clock, independent of said oscillator, connected to said input/output interface wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said oscillator and further wherein said central processing unit operates asynchronously to said input/output interface.

14. The microprocessor system of claim 13 wherein said one or more operational parameters include operating temperature of said substrate or operating voltage of said substrate.

15. The microprocessor system of claim 13 wherein said oscillator comprises a ring oscillator.

16. In a microprocessor system including a central processing unit, a method for clocking said central processing unit comprising the steps of:

- providing said central processing unit upon an integrated circuit substrate, said central processing unit being constructed of a first plurality of transistors and being operative at a processing frequency;
- providing an entire variable speed clock disposed upon said integrated circuit substrate, said variable speed clock being constructed of a second plurality of transistors;
- clocking said central processing unit at a clock rate using said variable speed clock with said central processing unit being clocked by said variable speed clock at a variable frequency dependent upon variation in one or more fabrication or operational parameters associated with said integrated circuit substrate, said processing frequency and said clock rate varying in the same way relative to said variation in said one or more fabrication or operational parameters associated with said integrated circuit substrate;
- connecting an on-chip input/output interface between said central processing unit and an off-chip external memory bus, and exchanging coupling control signals, addresses and data between said input/output interface and said central processing unit; and
- clocking said input/output interface using an off-chip external clock wherein said off-chip external clock is operative at a frequency independent of a clock frequency of said variable speed clock, wherein said central processing unit operates asychronously to said input/output interface.

\* \* \* \* \*

Case: 14-1076 De



# (12) EX PARTE REEXAMINATION CERTIFICATE (7887th)

**United States Patent** 

Moore et al.

#### (54) HIGH PERFORMANCE MICROPROCESSOR HAVING VARIABLE SPEED SYSTEM CLOCK

- Inventors: Charles H. Moore, 410 Star Hill Rd., Woodside, CA (US) 94062; Russell H. Fish, III, Mt. View, CA (US)
- (73) Assignee: Charles H. Moore, Incline Village, NV (US)

#### **Reexamination Request:**

No. 90/009,457, Aug. 24, 2009

#### **Reexamination Certificate for:**

| Patent No.: | 5,809,336     |
|-------------|---------------|
| Issued:     | Sep. 15, 1998 |
| Appl. No.:  | 08/484,918    |
| Filed:      | Jun. 7, 1995  |

Reexamination Certificate C1 5,809,336 issued Dec. 15, 2009

Certificate of Correction issued May 22, 2007.

#### **Related U.S. Application Data**

- (62) Division of application No. 07/389,334, filed on Aug. 3, 1989, now Pat. No. 5,440,749.
- (51) Int. Cl

| ш. сі.     |           |
|------------|-----------|
| G06F 7/76  | (2006.01) |
| G06F 7/48  | (2006.01) |
| G06F 12/08 | (2006.01) |
| G06F 7/78  | (2006.01) |
| G06F 9/30  | (2006.01) |
| G06F 9/32  | (2006.01) |
| G06F 15/76 | (2006.01) |
| G06F 15/78 | (2006.01) |
| G06F 7/52  | (2006.01) |
| G06F 9/38  | (2006.01) |
| G06F 7/58  | (2006.01) |
|            |           |

712/E9.081 Field of Classification Search ...... None

(58) **Field of Classification Search** ...... No See application file for complete search history.

#### (56) **References Cited**

#### U.S. PATENT DOCUMENTS

| 4,348,743 | А | 9/1982 | Dozier           |
|-----------|---|--------|------------------|
| 4,691,124 | Α | 9/1987 | Ledzius et al.   |
| 4,766,567 | Α | 8/1988 | Kato             |
| 4,853,841 | Α | 8/1989 | Richter          |
| 4,931,748 | Α | 6/1990 | McDermott et al. |
| 5,809,336 | Α | 9/1998 | Moore et al.     |

#### OTHER PUBLICATIONS

U.S. Patent No. 5,809,336, as certified by Ex Parte Reexamination Certificate (7235th) U.S. 5,809,336 C1, issued Dec. 15, 2009, 51 pages.

In re Recreative Technologies Corp., 83 F.3d 1394, 38 USPQ 2.d 1776 (Fed. Cir. 1996), 6 pages.

Primary Examiner-B. James Peikari

#### (57) **ABSTRACT**

A high performance, low cost microprocessor system having a variable speed system clock is disclosed herein. The microprocessor system includes an integrated circuit having a central processing unit and a ring oscillator variable speed system clock for clocking the microprocessor. The central processing unit and the ring oscillator variable speed system clock each include a plurality of electronic devices of like type, which allows the central processing unit to operate at a variable processing frequency dependent upon a variable speed of the ring oscillator variable speed system clock. The microprocessor system may also include an input/output interface connected to exchange coupling control signals, address and data with the central processing unit. The input/ output interface is independently clocked by a second clock connected thereto.



(10) Number: US 5,809,336 C2

#### (45) Certificate Issued: Nov. 23, 2010

Case: 14-1076 Document: 33 Page: 276 Filed: 06/27/2014

US 5,809,336 C2

# 2

AS A RESULT OF REEXAMINATION, IT HAS BEEN DETERMINED THAT:

The patentability of claims 1, 2, 6, 7 and 9-16 is con-  $_5$  firmed.

Claims 3-5 and 8 were previously cancelled.

\* \* \* \* \*

### 1

### EX PARTE REEXAMINATION CERTIFICATE ISSUED UNDER 35 U.S.C. 307

NO AMENDMENTS HAVE BEEN MADE TO THE PATENT

# UNITED STATES COURT OF APPEALS FOR THE FEDERAL CIRCUIT

Nos. 14-1076, -1317

# **CERTIFICATE OF SERVICE**

I, Robyn Cocho, being duly sworn according to law and being over the age of 18, upon my oath depose and say that:

Counsel Press was retained by Cooley LLP, Attorneys for Plaintiffs-Cross-

Appellants, to print this document. I am an employee of Counsel Press.

On June 27, 2014, Counsel for Plaintiffs-Cross-Appellants authorized me to

electronically file the forgoing PRINCIPAL AND RESPONSE BRIEF OF

PLAINTIFFS-CROSS-APPELLANTS HTC CORPORATION AND HTC

AMERICA, INC. with the Clerk of Court using the CM/ECF System, which will

serve via e-mail notice of such filing to any of the following counsel registered as

CM/ECF users:

Attorneys for Defendants-Appellants Technology Properties Limited, Patriot Scientific Corporation and Alliacense Limited:

James C. Otteson *Principal Counsel for Defendants-Appellants* Thomas T. Carmack Philip W. Marsh AGILITY IP LAW, LLP 149 Commonwealth Drive Menlo Park, CA 94025 (jim@agilityiplaw.com) (tom@agilityiplaw.com) (phil@agilityiplaw.com) Additionally, paper copies will be mailed to the principal counsel, at the addresses noted above, on the date papers copies are sent to the Court.

Upon acceptance by the Court of the e-filed document, six paper copies will be filed with the Court, via Federal Express, within the time provided in the Court's rules.

Dated: June 27, 2014

/s/ Robyn Cocho Robyn Cocho Counsel Press

# UNITED STATES COURT OF APPEALS FOR THE FEDERAL CIRCUIT

# Nos. 14-1076, -1317

# CERTIFICATE OF COMPLIANCE WITH TYPE-VOLUME LIMITATION, TYPEFACE REQUIREMENTS, AND TYPE STYLE REQUIREMENTS

1. This brief complies with the type-volume limitation of Federal Rule of Appellate Procedure 32(a)(7)(B) or Federal Rule of Appellate Procedure 28.1(e).

- The brief contains 15,519 words, excluding the parts of the brief exempted by Federal Rule of Appellate Procedure 32(a)(7)(B)(iii), or
- The brief uses a monospaced typeface and contains [*state the number* of] lines of text, excluding the parts of the brief exempted by Federal Rule of Appellate Procedure 32(a)(7)(B)(iii).

2. This brief complies with the typeface requirements of Federal Rule of Appellate Procedure 32(a)(5) or Federal Rule of Appellate Procedure 28.1(e) and the type style requirements of Federal Rule of Appellate Procedure 32(a)(6).

- The brief has been prepared in a proportionally spaced typeface using MS Word 2010 in 14-point Times New Roman font, or
- □ The brief has been prepared in a monospaced typeface using [*state* name and version of word processing program] with [*state number of* characters per inch and name of type style].

Dated: June 27, 2014

<u>/s/ Heidi L. Keefe</u> Heidi L. Keefe

Attorneys for Plaintiffs-Cross-Appellants HTC CORPORATION and HTC AMERICA, INC.