

### INTEGRATING NXP PROCESSORS AND TRI-RADIO TECHNOLOGY: A CASE STUDY WITH THE FUTURE ELECTRONICS GOLDILOCKS PLATFORM

Bruce Muff RSM, Future Connectivity Solutions Chris Molina RSM, Future Intelligent Solutions

> Sept 19, 2023 Boston, Massachusetts



## INTRODUCING GOLDILOCKS

Hub and Wearable Monitor Reference Design Platform

Mama Bear



HUB

- RaspPi form factor
- Standalone system
  - Camera Input, Display & Audio
- MPU running Linux
- Hub concentrator (UWB/BLE/WiFi/Matter)



UWB/MIC HAT

- Includes
  - Type 2BD UWB module
  - MEMS microphone
- Connects to Mama Bear board through 40-pin connector



WEARABLE MONITOR

- Low power (battery)
- Small (wearable)
- Sensors monitoring (BLE)
- Localization (UWB)



**Micro-SD Card** 

DM3CS-SF HRS

1-1734248-5

1747981-1

1-1734248-5









### GOLDILOCKS – BABY BEAR





## GOLDILOCKS TARGET APPLICATIONS /USE CASES

- Smart Home, Building, and Agriculture Applications
- Remote Monitoring / Access Control
- Wireless IoT
- Interior Localization (Ultrawideband)
- Matter introductory platform
- AI/ML platfrom for Sensor Applications and Machine Vision
- Home Patient and Elderly Monitor

- Provide ready to go embedded design for new applications
- Train engineers on Matter, AI/ML, and embedded Linux
- Offer Raspberry Pi customers an option for their designs in same form factor





![](_page_7_Figure_0.jpeg)

Dashboard

### I.MX 8M FAMILY OF APPLICATIONS PROCESSORS

![](_page_8_Picture_1.jpeg)

Pin-to-pin Compatible

Software

![](_page_8_Figure_2.jpeg)

### I.MX8M PLUS

![](_page_9_Picture_1.jpeg)

![](_page_9_Figure_2.jpeg)

![](_page_9_Figure_3.jpeg)

2 x MIPI-CSI (4-lane) with PHY

![](_page_9_Figure_4.jpeg)

Display

HDMI 2.0a Tx (eARC) with PHY

8-ch. PDM Microphone Input

Connectivity and I/O 2 x USB 3.0/2.0 OTG with PHY 2 x Gbit Ethernet with IEEE® 1588, AVB (One also supports TSN) 2 x CAN FD

> 1 x PCIe<sup>®</sup> Gen 3 – 1-lane L1 Substates

4 x UART 5 Mbit/s 5 x I2C, 3 x SPI

External Memory x16/x32 LPDDR4/DDR4/DDR3L (Inline ECC)

3 x SDIO3.0/MMC5.1

Dual-ch. QuadSPI (XIP) or 1 x OctalSPI (XIP)

NAND Controller (BCH62)

## i.MX 8M PLUS KEY FEATURES

![](_page_10_Picture_1.jpeg)

| High-Performance<br>Power-Efficient                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Machine Learning,<br>Vision & Voice                                                                                                                                                                                                                                                                                  | Advanced<br>Multimedia                                                                                                                                                                                                                                                                                                                                                                          | Connectivity<br>& Interfaces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>High-Performance</li> <li>Dual/Quad-core Cortex-A53<br/>cores up to 1.8 GHz;</li> <li>Cortex-M7 up to 800MHz (task<br/>offload, power optimizations)</li> <li>3D GPU and VPU enables<br/>efficient video and display</li> <li>LPDDR4/DDR4 (Inline ECC)</li> <li>Power-Efficiency</li> <li>Dynamic Voltage Frequency<br/>Scaling (DVFS), power gating,<br/>clock gating.</li> <li>Built in 14nm FinFET LPC<br/>technology for low-power &amp; high-<br/>performance</li> </ul> | <ul> <li>Machine Learning</li> <li>Neural Network Accelerator up to 2.3TOPS</li> <li>Vision System</li> <li>Camera (up to 2 cameras):</li> <li>2x MIPI-CSI (4 lanes each, 1080p)</li> <li>Camera ISP: 2x187MPix or 1x375MPix scale, de-warp</li> <li>Low-Power Voice</li> <li>Low Power Voice Accelerator</li> </ul> | <ul> <li>Video:</li> <li>1080p60 video decoding<br/>(H.265, H.264, VP9, VP8)</li> <li>1080p60 video encoding<br/>(H.265, H.264)</li> <li>2D and 3D GPU</li> <li>Audio:</li> <li>18x I2S TDM (32-bit @<br/>768KHz),</li> <li>DSD512,</li> <li>SP/DIF Tx + Rx</li> <li>8-ch PDM Mic input</li> <li>HDMI 2.0b Tx + eARC</li> <li>ASRC</li> <li>8ch PDM DMIC input for<br/>voice capture</li> </ul> | <ul> <li>Display Interfaces</li> <li>1x MIPI-DSI</li> <li>1x HDMI 2.0b Tx (+eARC)</li> <li>LVDS (4/8-lane) Tx</li> <li>Up to 3 display simultaneously</li> <li>High Speed Interfaces</li> <li>3x SDIO 3.0 for boot / storage /<br/>Wi-Fi (max flexibility)</li> <li>1x PCIe 3.0 to connect to high-<br/>performing Wi-Fi solutions and<br/>other systems</li> <li>2x Gigabit Ethernet with IEEE<br/>1588, AVB (one with TSN, one<br/>with IEEE)</li> <li>2x USB 3.0/2.0 OTG with PHY</li> <li>2x CAN-FD</li> </ul> |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

![](_page_11_Picture_0.jpeg)

![](_page_11_Picture_1.jpeg)

![](_page_11_Picture_2.jpeg)

![](_page_11_Picture_3.jpeg)

### NXP'S LEADERSHIP IN MATTER

### **Total Smart Home Solution**

Complete fit for purpose product offering Covering connectivity, security, and processing Hostless and hosted architecture options

### **Trusted Development Partner**

Silicon, software, tools and services Leadership in IoT standards

### **Innovation Enabler**

Developers time to focus on user experience innovation IoT technology solutions

Partnered with ecosystem platform providers

![](_page_11_Picture_12.jpeg)

![](_page_12_Picture_0.jpeg)

### MATTER

A unified IP-based protocol to securely and robustly connect smart devices with each other, regardless of brand, and across smart home ecosystems

- Bring interoperability in Smart Home Ecosystem
- Increase reliability for consumers
- Ensure security and privacy
- Simplify development for "things"

# Led by global brands

And > 250 other companies!

![](_page_12_Picture_9.jpeg)

![](_page_12_Picture_10.jpeg)

![](_page_12_Picture_11.jpeg)

![](_page_12_Picture_12.jpeg)

## MATTER FOR IOT DEVICES

![](_page_13_Figure_1.jpeg)

Local network to connect smart devices to each other across ecosystems

- Reliable network, doesn't depend on the cloud

### IP-based connectivity specification

Eliminates need for dedicated hubs, gateways and translators

Open, royalty-free standard, Open-Source software

Security & privacy as design tenets

Interoperability through certification

![](_page_13_Picture_9.jpeg)

![](_page_14_Picture_0.jpeg)

## MATTER NETWORK TOPOLOGY OVERVIEW

#### **Sleepy Edge Nodes**

Typically battery powered devices that connect to Thread edge nodes or Border Routers.

#### **Edge Nodes**

Typically wall powered devices connected to Wi-Fi or Thread Mesh Extender devices.

#### **Thread Border Router**

Connects Wi-Fi and Thread networks. Multiple Border Routers possible to improve reliability.

#### Gateway/Hub

Connects Matter network to the cloud.

#### Bridge

Connects Matter network to legacy Smart Home system.

#### Controller

Provisions Matter devices to the network.

![](_page_14_Figure_14.jpeg)

#### INTRODUCING INDUSTRY'S FIRST TRI-RADI **FUTURE** ELECTRONICS SOC – IW612 GOLD NP <del>8</del>89

### Industry's first Secure Tri-Radio monolithic solution

- Latest Wi-Fi 6, BT/Bluetooth LE 5.2 and 802.15.4 standards
- Designed for Smart Home: Border routers (gateways)/bridges/hubs
- Ideal for Matter standardizing control and enablement across ecosystems

### **Advanced Coexistence**

- Flexible internal coexistence for multi-radio operation designed specifically to be market leading across a broad range of key target applications
- Additional support for external radios (UWB, 802.15.4, LTE, etc.)

### NXP EdgeLock<sup>™</sup> Security

- Leverage NXP security IP and industry leadership
- Eases customers concerns devices will be compromised once deployed

### NXP Microprocessor and Microcontroller IP and Broad Market Portfolio

- Eliminates need for customers to develop and integrate complex host operating systems and drivers
- Single source for major components in design

### System Cost Savings

- Reduced bill-of-materials and footprint Integrated radios, LNA, high-power PAs
- Simplifies complex RF design
- Fewer components to procure

![](_page_15_Picture_18.jpeg)

![](_page_15_Picture_19.jpeg)

PARTNER

#### Most compact and cost-effective, WI-FI 6 dual-band / Bluetooth 5.2 / IEEE 802.15.4

- Very small footprint
- Wi-Fi 6 dual-band
- Dual mode Bluetooth 5.2 (Classic/ Bluetooth LE)
- 802.15.4 radio for Thread / Matter or Zigbee applications
- WPA3 security
- Variants with PCB-antenna, U.FL connectors, and antenna pins

![](_page_15_Picture_27.jpeg)

## IW611/612 PRODUCT OVERVIEW

![](_page_16_Picture_1.jpeg)

### 1x1 Dual-Band Wi-Fi 6 + Bluetooth 5.2 + 802.15.4 optimized for IoT and Industrial Applications

![](_page_16_Figure_3.jpeg)

### **Key Radio Features**

#### • Wi-Fi 6

- 1x1 SISO 2.4 GHz / 5 GHz 802.11 a/b/g/n/ax
- UL/DL OFDMA, STA UL MU-MIMO Tx and DL MU-MIMO Rx
- 1024 QAM, 20/40/80 MHz channels, Peak Data Rate: 480 Mbps
- 2.4 GHz Tx @ 21 dBm; 5 GHz Tx @ 20 dBm
- 802.11ax extended range (ER), dual carrier modulation (DCM), target wait time (TWT)
- WPA3 security with hardware encryption engines
- Integrated PA, LNA and T/R switches
- Bluetooth & Bluetooth Low Energy 5.2 with up to +20 dBm output power
- Class 1 and Class 2
- High speed, long range, advertising extensions
- Isochronous channels supporting LE Audio
- Support for 2 wideband speech (WBS) links
- 802.15.4 supporting Thread with up to +20 dBm output power
- Support for Matter over Wi-Fi and Matter over Thread
- Advanced internal and external coexistence design for multi-radio operation
- Single or dual antenna configurations
- Lowest RBOM cost with integrated PAs, LNAs, switches and power mgmt.
- EdgeLock Security
- Secure boot, debug and firmware update, secure key generation and management, HW crypto, TRNG, PUF, OTP and lifecycle management
- Android, Linux and FreeRTOS

### **General Features**

- 9 mm x 9 mm, 0.5p 116-pin HVQFN
- 4.96 mm x 4.385 mm, 0.3p 140-pin WLCSP
- Supply voltages: 3.3V & 1.8V
- Operating temperatures
- Commercial: 0 to +70°C
- Industrial: -40 to +85°C

![](_page_17_Picture_0.jpeg)

### WHAT IS UWB

### Ultra wideband technology

- Radio technology based on the IEEE 802.15.4a and 802.15.4z standards
- Operates at very high frequency 3.5GHz to 10 GHz
- Enable very accurate measurement of the Time of Flight of the radio signal
- Centimeter accuracy distance/location measurement.
- Indoor GPS- fast way to track humans, pets and objects
- Secure communication- no interference even in congested multi-path environments

![](_page_17_Figure_9.jpeg)

Spectral density for UWB and narrowband

![](_page_18_Picture_0.jpeg)

## HOW DOES UWB WORK?

UWB leverages Time of Flight (ToF), a method for measuring the distance between two radio transceivers by multiplying the Time of Flight of the signal by the speed of light.

There are several ways UWB technology can determine location using Time-of-Flight measurements, based on target application:

### Phase Difference of Arrival (PDoA)

![](_page_18_Picture_5.jpeg)

#### **Two Way Ranging**

![](_page_18_Picture_7.jpeg)

#### Time Difference of Arrival (TDoA)

![](_page_18_Figure_9.jpeg)

![](_page_19_Picture_0.jpeg)

## UWB – INTEROPERABILITY

![](_page_19_Figure_2.jpeg)

ZEBRA

![](_page_20_Picture_0.jpeg)

## MURATA UWB MODULES

### **UWB Modules**

#### **NEW Trimension SR150**

- Full PHY+MAC solution for smart home, infrastructure,...
- Connected to EdgeLock SE for Secure Ranging Use Cases
- · Support for AoA
- RTOS and Linux SW Solution for IoT integration
- In accordance with FiRa

<u>Type 2BP</u> PN: LBUA0VG2BP-SMP NXP SR150T 6.6 x 5.8 x 1.2 mm

![](_page_20_Picture_10.jpeg)

FCC/IC/CE\* /Japan Certified (plan)

<u>Type 2DK</u> PN: LBUA2ZZ2DK-SMP NXP SR040 + NXP QN9090 (for Tag) 19.6 x 18.2 x 2.3 mm

![](_page_20_Picture_13.jpeg)

FCC/IC/CE\* /Japan Certified (plan)

![](_page_20_Picture_15.jpeg)

![](_page_20_Picture_16.jpeg)

#### NEW Trimension SR040

- Full PHY+MAC solution for tags
- Optimized for coin-cell operated applications
- Optimized low-power modes
- In accordance with FiRa
- Arm® Cortex®-based

![](_page_21_Picture_0.jpeg)

**Overall Placement – Top Layer** 

![](_page_21_Figure_3.jpeg)

- Small RaspPi form factor = placement challenge
  - 85.6 mm × 56.5 mm (3.37 in × 2.22 in) with connector / mounting hole constraints
- Densely populated with
  - i.MX 8M Plus MPU
  - PCA9450 PMIC
  - WiFi/BT/802.15.4
  - DDR4
  - Audio CODEC
  - MIPI Camera and Display interfaces

![](_page_22_Picture_0.jpeg)

### **Overall Placement – Bottom Layer**

![](_page_22_Figure_3.jpeg)

- Bottom layer includes
  - eMMC
  - MicroSD card connector
  - Flash memory
  - USB to UART (for debug)

![](_page_23_Picture_0.jpeg)

Complex Trace Routing from i.MX 8M Plus Processor

![](_page_23_Figure_3.jpeg)

- Most MPU pins used in this design
  - Config Tools for i.MX (CONFIG-TOOLS-IMX) used to confirm as many pin assignments as possible
- Fanout from the MPU (0.5mm pitch BGA) requires thin traces and small clearance between trace and vias
  - Determine layer stack-up and PCB rules early in the design stage - places limitation on fab houses / CMs used
- Important to use NXP's Hardware Developer's Guide (HDG) as checklist
  - PDF, Rev 0, 3/16/21 (IMX8MPHDG)

![](_page_24_Picture_0.jpeg)

![](_page_24_Figure_2.jpeg)

- Multiple power rails with sequencing (PMIC)
  - PMIC placed away from MPU / DDR4 region
- Power planes / decoupling 1st, then signal routing
  - Signals coupled to power islands should not cross boundary
  - After routing, check islands to ensure area supports current

- DDR4 placed close to MPU over power islands
  - Constrained by space needed for signal routing / length matching
- Decoupling caps placed close to MPU pins to block AC noise
- TVS diodes and Common-mode EMI filters with ESD protection used at USB / HDMI / MIPI ports

![](_page_25_Picture_0.jpeg)

i.MX and DDR4 Routing

![](_page_25_Figure_2.jpeg)

MID\_SIG2

MID\_SIG3

MID\_SIG4

![](_page_25_Figure_7.jpeg)

#### BOTTOM

![](_page_25_Figure_9.jpeg)

### Route DDR4, then match delay

- Package pins and vias should be included in matching
- Adhere as closely as possible to trace clearance guidance in HDG given space constraints
- Add GND vias nearby when changing signal layers

![](_page_26_Picture_0.jpeg)

### Additional High Speed Signal Routing

#### HDMI and MIPI\_CSI Delay Matching

![](_page_26_Picture_4.jpeg)

#### **USB3** Delay Matching

![](_page_26_Picture_6.jpeg)

- In addition to DDR, delay matching should be applied to other signals:
  - SDIO
  - HDMI
  - USB2/3
  - MIPI\_CSI
  - MIPI\_DSI
- Maintain clearance between high speed signals and other signals
- Routing over GND planes is preferred

![](_page_27_Picture_0.jpeg)

Tri-Radio Module

![](_page_27_Picture_3.jpeg)

Keepout zone for antenna

- Tri-radio module ideally placed far/isolated from DDR4 and other circuitry
  - Given the limited space in this board, the maximum possible distances were achieved
- Clearance should be maintained near antenna area
  - Keepout zone through all layers

![](_page_28_Picture_0.jpeg)

### **DESIGN CONSIDERATIONS: HONEY POT**

### 2BP Module and Three Antennas

![](_page_28_Picture_3.jpeg)

- Three antennas required for Type 2BD UWB module
  - Module based on NXP Trimension<sup>™</sup> SR150 UWB solution
- Important to adhere to manufacturer
   PCB antenna patterns
  - Import manufacturer DXF vector file
  - Avoids RF tuning after PCB done

![](_page_29_Picture_0.jpeg)

### SUMMARY

![](_page_29_Picture_2.jpeg)

![](_page_29_Picture_3.jpeg)

![](_page_29_Picture_4.jpeg)

- Compact platform for prototyping many different design concepts.
- Take advantage of Rpi ecosystem.
- Out of box demos to showcase multiple features.
- includes tri-band WiFi6 radio, UWB, quad core A53 processor w/ integrated AI accelerator, camera interface, multiple display interfaces, and a sensor HUB.
- Multiple design considerations addressed to help speed up product development and time to market.